提交 614ec9d8 编写于 作者: B Borislav Petkov

amd64_edac: Revamp online spare handling

Replace per-DCT macros with smarter ones, drop hack and look for the
spare rank on all chip selects on a channel.
Signed-off-by: NBorislav Petkov <borislav.petkov@amd.com>
上级 5d4b58e8
...@@ -393,6 +393,9 @@ static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct, ...@@ -393,6 +393,9 @@ static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
#define for_each_chip_select(i, dct, pvt) \ #define for_each_chip_select(i, dct, pvt) \
for (i = 0; i < pvt->csels[dct].b_cnt; i++) for (i = 0; i < pvt->csels[dct].b_cnt; i++)
#define chip_select_base(i, dct, pvt) \
pvt->csels[dct].csbases[i]
#define for_each_chip_select_mask(i, dct, pvt) \ #define for_each_chip_select_mask(i, dct, pvt) \
for (i = 0; i < pvt->csels[dct].m_cnt; i++) for (i = 0; i < pvt->csels[dct].m_cnt; i++)
...@@ -1254,30 +1257,23 @@ static u64 f10_get_norm_dct_addr(struct amd64_pvt *pvt, int range, ...@@ -1254,30 +1257,23 @@ static u64 f10_get_norm_dct_addr(struct amd64_pvt *pvt, int range,
return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47)); return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
} }
/* Hack for the time being - Can we get this from BIOS?? */
#define CH0SPARE_RANK 0
#define CH1SPARE_RANK 1
/* /*
* checks if the csrow passed in is marked as SPARED, if so returns the new * checks if the csrow passed in is marked as SPARED, if so returns the new
* spare row * spare row
*/ */
static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow) static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
{ {
u32 swap_done; int tmp_cs;
u32 bad_dram_cs;
/* Depending on channel, isolate respective SPARING info */ if (online_spare_swap_done(pvt, dct) &&
if (dct) { csrow == online_spare_bad_dramcs(pvt, dct)) {
swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare);
bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare); for_each_chip_select(tmp_cs, dct, pvt) {
if (swap_done && (csrow == bad_dram_cs)) if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
csrow = CH1SPARE_RANK; csrow = tmp_cs;
} else { break;
swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare); }
bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare); }
if (swap_done && (csrow == bad_dram_cs))
csrow = CH0SPARE_RANK;
} }
return csrow; return csrow;
} }
......
...@@ -259,10 +259,8 @@ ...@@ -259,10 +259,8 @@
#define SCRCTRL 0x58 #define SCRCTRL 0x58
#define F10_ONLINE_SPARE 0xB0 #define F10_ONLINE_SPARE 0xB0
#define F10_ONLINE_SPARE_SWAPDONE0(x) ((x) & BIT(1)) #define online_spare_swap_done(pvt, c) (((pvt)->online_spare >> (1 + 2 * (c))) & 0x1)
#define F10_ONLINE_SPARE_SWAPDONE1(x) ((x) & BIT(3)) #define online_spare_bad_dramcs(pvt, c) (((pvt)->online_spare >> (4 + 4 * (c))) & 0x7)
#define F10_ONLINE_SPARE_BADDRAM_CS0(x) (((x) >> 4) & 0x00000007)
#define F10_ONLINE_SPARE_BADDRAM_CS1(x) (((x) >> 8) & 0x00000007)
#define F10_NB_ARRAY_ADDR 0xB8 #define F10_NB_ARRAY_ADDR 0xB8
#define F10_NB_ARRAY_DRAM_ECC BIT(31) #define F10_NB_ARRAY_DRAM_ECC BIT(31)
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册