提交 29d1efe0 编写于 作者: R Rodrigo Vivi

drm/i915/psr: Re-org Activate after enable

Let's move the activation calls together after enable is done.

No real functional change should be expected here. Just an attempt
to get it clear when we are really activating PSR after enabling it.

v2: Add braces on if/else because commit message there is too long
    as suggested by Jani.
v3: Rebased on top of commit d2419ffc ("drm/i915: Plumb
    crtc_state to PSR enable/disable")

Cc: Jani Nikula <jani.nikula@intel.com>
Cc: Daniel Vetter <daniel.vetter@ffwll.ch>
Cc: Dhinakaran Pandiyan <dhinakaran.pandiyan@intel.com>
Cc: Vathsala Nagaraju <vathsala.nagaraju@intel.com>
Signed-off-by: NRodrigo Vivi <rodrigo.vivi@intel.com>
Reviewed-by: NDhinakaran Pandiyan <dhinakaran.pandiyan@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20170907230041.22978-9-rodrigo.vivi@intel.com
上级 196cebdd
...@@ -549,8 +549,6 @@ void intel_psr_enable(struct intel_dp *intel_dp, ...@@ -549,8 +549,6 @@ void intel_psr_enable(struct intel_dp *intel_dp,
hsw_psr_enable_source(intel_dp, crtc_state); hsw_psr_enable_source(intel_dp, crtc_state);
if (INTEL_GEN(dev_priv) >= 9)
intel_psr_activate(intel_dp);
} else { } else {
vlv_psr_setup_vsc(intel_dp, crtc_state); vlv_psr_setup_vsc(intel_dp, crtc_state);
...@@ -560,20 +558,25 @@ void intel_psr_enable(struct intel_dp *intel_dp, ...@@ -560,20 +558,25 @@ void intel_psr_enable(struct intel_dp *intel_dp,
vlv_psr_enable_source(intel_dp, crtc_state); vlv_psr_enable_source(intel_dp, crtc_state);
} }
/* dev_priv->psr.enabled = intel_dp;
* FIXME: Activation should happen immediately since this function
* is just called after pipe is fully trained and enabled. if (INTEL_GEN(dev_priv) >= 9) {
* However on every platform we face issues when first activation intel_psr_activate(intel_dp);
* follows a modeset so quickly. } else {
* - On VLV/CHV we get bank screen on first activation /*
* - On HSW/BDW we get a recoverable frozen screen until next * FIXME: Activation should happen immediately since this
* exit-activate sequence. * function is just called after pipe is fully trained and
*/ * enabled.
if (INTEL_GEN(dev_priv) < 9) * However on some platforms we face issues when first
* activation follows a modeset so quickly.
* - On VLV/CHV we get bank screen on first activation
* - On HSW/BDW we get a recoverable frozen screen until
* next exit-activate sequence.
*/
schedule_delayed_work(&dev_priv->psr.work, schedule_delayed_work(&dev_priv->psr.work,
msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5)); msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
}
dev_priv->psr.enabled = intel_dp;
unlock: unlock:
mutex_unlock(&dev_priv->psr.lock); mutex_unlock(&dev_priv->psr.lock);
} }
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册