提交 1c5d2265 编写于 作者: M Michael Hennerich 提交者: Bryan Wu

Blackfin arch: add missing implementations SIC_IWR crosses several registers

SIC_IWR crosses several registers
 - add missing implementations
 - make sure SIC_IWR is SET after boot
Signed-off-by: NMichael Hennerich <michael.hennerich@analog.com>
Signed-off-by: NBryan Wu <bryan.wu@analog.com>
上级 f8ffe652
...@@ -371,6 +371,9 @@ int __init init_arch_irq(void) ...@@ -371,6 +371,9 @@ int __init init_arch_irq(void)
bfin_write_SICA_IMASK1(SIC_UNMASK_ALL); bfin_write_SICA_IMASK1(SIC_UNMASK_ALL);
SSYNC(); SSYNC();
bfin_write_SICA_IWR0(IWR_ENABLE_ALL);
bfin_write_SICA_IWR1(IWR_ENABLE_ALL);
local_irq_disable(); local_irq_disable();
init_exception_buff(); init_exception_buff();
......
...@@ -472,8 +472,12 @@ int __init init_arch_irq(void) ...@@ -472,8 +472,12 @@ int __init init_arch_irq(void)
bfin_write_SIC_IMASK0(SIC_UNMASK_ALL); bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
bfin_write_SIC_IMASK1(SIC_UNMASK_ALL); bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
bfin_write_SIC_IMASK2(SIC_UNMASK_ALL); bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
bfin_write_SIC_IWR0(IWR_ENABLE_ALL);
bfin_write_SIC_IWR1(IWR_ENABLE_ALL);
bfin_write_SIC_IWR2(IWR_ENABLE_ALL);
#else #else
bfin_write_SIC_IMASK(SIC_UNMASK_ALL); bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
bfin_write_SIC_IWR(IWR_ENABLE_ALL);
#endif #endif
SSYNC(); SSYNC();
......
...@@ -32,6 +32,7 @@ ...@@ -32,6 +32,7 @@
#define _CDEF_BF54X_H #define _CDEF_BF54X_H
#include "defBF54x_base.h" #include "defBF54x_base.h"
#include <asm/system.h>
/* ************************************************************** */ /* ************************************************************** */
/* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF54x */ /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF54x */
...@@ -44,7 +45,31 @@ ...@@ -44,7 +45,31 @@
#define bfin_read_PLL_DIV() bfin_read16(PLL_DIV) #define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
#define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val) #define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val)
#define bfin_read_VR_CTL() bfin_read16(VR_CTL) #define bfin_read_VR_CTL() bfin_read16(VR_CTL)
#define bfin_write_VR_CTL(val) bfin_write16(VR_CTL, val) /* Writing to VR_CTL initiates a PLL relock sequence. */
static __inline__ void bfin_write_VR_CTL(unsigned int val)
{
unsigned long flags, iwr0, iwr1, iwr2;
/* Enable the PLL Wakeup bit in SIC IWR */
iwr0 = bfin_read32(SIC_IWR0);
iwr1 = bfin_read32(SIC_IWR1);
iwr2 = bfin_read32(SIC_IWR2);
/* Only allow PPL Wakeup) */
bfin_write32(SIC_IWR0, IWR_ENABLE(0));
bfin_write32(SIC_IWR1, 0);
bfin_write32(SIC_IWR2, 0);
bfin_write16(VR_CTL, val);
__builtin_bfin_ssync();
local_irq_save(flags);
asm("IDLE;");
local_irq_restore(flags);
bfin_write32(SIC_IWR0, iwr0);
bfin_write32(SIC_IWR1, iwr1);
bfin_write32(SIC_IWR2, iwr2);
}
#define bfin_read_PLL_STAT() bfin_read16(PLL_STAT) #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
#define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val) #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val)
#define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT) #define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
......
...@@ -57,12 +57,14 @@ ...@@ -57,12 +57,14 @@
/* Writing to VR_CTL initiates a PLL relock sequence. */ /* Writing to VR_CTL initiates a PLL relock sequence. */
static __inline__ void bfin_write_VR_CTL(unsigned int val) static __inline__ void bfin_write_VR_CTL(unsigned int val)
{ {
unsigned long flags, iwr; unsigned long flags, iwr0, iwr1;
/* Enable the PLL Wakeup bit in SIC IWR */ /* Enable the PLL Wakeup bit in SIC IWR */
iwr = bfin_read32(SICA_IWR0); iwr0 = bfin_read32(SICA_IWR0);
iwr1 = bfin_read32(SICA_IWR1);
/* Only allow PPL Wakeup) */ /* Only allow PPL Wakeup) */
bfin_write32(SICA_IWR0, IWR_ENABLE(0)); bfin_write32(SICA_IWR0, IWR_ENABLE(0));
bfin_write32(SICA_IWR1, 0);
bfin_write16(VR_CTL, val); bfin_write16(VR_CTL, val);
__builtin_bfin_ssync(); __builtin_bfin_ssync();
...@@ -70,7 +72,9 @@ static __inline__ void bfin_write_VR_CTL(unsigned int val) ...@@ -70,7 +72,9 @@ static __inline__ void bfin_write_VR_CTL(unsigned int val)
local_irq_save(flags); local_irq_save(flags);
asm("IDLE;"); asm("IDLE;");
local_irq_restore(flags); local_irq_restore(flags);
bfin_write32(SICA_IWR0, iwr); bfin_write32(SICA_IWR0, iwr0);
bfin_write32(SICA_IWR1, iwr1);
} }
#define bfin_read_PLL_STAT() bfin_read16(PLL_STAT) #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
#define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT,val) #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT,val)
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册