提交 079dbead 编写于 作者: Y Yadwinder Singh Brar 提交者: Mike Turquette

clk: samsung: Introduce a common samsung_clk_pll struct

This patch unifies clk strutures used for PLL35xx & PLL36xx and
adding an extra member lock_reg, so that common code can be factored out.
Reviewed-by: NTomasz Figa <t.figa@samsung.com>
Signed-off-by: NYadwinder Singh Brar <yadi.brar@samsung.com>
Signed-off-by: NMike Turquette <mturquette@linaro.org>
上级 8f9a5b52
...@@ -13,6 +13,14 @@ ...@@ -13,6 +13,14 @@
#include "clk.h" #include "clk.h"
#include "clk-pll.h" #include "clk-pll.h"
struct samsung_clk_pll {
struct clk_hw hw;
void __iomem *lock_reg;
void __iomem *con_reg;
};
#define to_clk_pll(_hw) container_of(_hw, struct samsung_clk_pll, hw)
/* /*
* PLL35xx Clock Type * PLL35xx Clock Type
*/ */
...@@ -24,17 +32,10 @@ ...@@ -24,17 +32,10 @@
#define PLL35XX_PDIV_SHIFT (8) #define PLL35XX_PDIV_SHIFT (8)
#define PLL35XX_SDIV_SHIFT (0) #define PLL35XX_SDIV_SHIFT (0)
struct samsung_clk_pll35xx {
struct clk_hw hw;
const void __iomem *con_reg;
};
#define to_clk_pll35xx(_hw) container_of(_hw, struct samsung_clk_pll35xx, hw)
static unsigned long samsung_pll35xx_recalc_rate(struct clk_hw *hw, static unsigned long samsung_pll35xx_recalc_rate(struct clk_hw *hw,
unsigned long parent_rate) unsigned long parent_rate)
{ {
struct samsung_clk_pll35xx *pll = to_clk_pll35xx(hw); struct samsung_clk_pll *pll = to_clk_pll(hw);
u32 mdiv, pdiv, sdiv, pll_con; u32 mdiv, pdiv, sdiv, pll_con;
u64 fvco = parent_rate; u64 fvco = parent_rate;
...@@ -56,7 +57,7 @@ static const struct clk_ops samsung_pll35xx_clk_ops = { ...@@ -56,7 +57,7 @@ static const struct clk_ops samsung_pll35xx_clk_ops = {
struct clk * __init samsung_clk_register_pll35xx(const char *name, struct clk * __init samsung_clk_register_pll35xx(const char *name,
const char *pname, const void __iomem *con_reg) const char *pname, const void __iomem *con_reg)
{ {
struct samsung_clk_pll35xx *pll; struct samsung_clk_pll *pll;
struct clk *clk; struct clk *clk;
struct clk_init_data init; struct clk_init_data init;
...@@ -100,17 +101,10 @@ struct clk * __init samsung_clk_register_pll35xx(const char *name, ...@@ -100,17 +101,10 @@ struct clk * __init samsung_clk_register_pll35xx(const char *name,
#define PLL36XX_PDIV_SHIFT (8) #define PLL36XX_PDIV_SHIFT (8)
#define PLL36XX_SDIV_SHIFT (0) #define PLL36XX_SDIV_SHIFT (0)
struct samsung_clk_pll36xx {
struct clk_hw hw;
const void __iomem *con_reg;
};
#define to_clk_pll36xx(_hw) container_of(_hw, struct samsung_clk_pll36xx, hw)
static unsigned long samsung_pll36xx_recalc_rate(struct clk_hw *hw, static unsigned long samsung_pll36xx_recalc_rate(struct clk_hw *hw,
unsigned long parent_rate) unsigned long parent_rate)
{ {
struct samsung_clk_pll36xx *pll = to_clk_pll36xx(hw); struct samsung_clk_pll *pll = to_clk_pll(hw);
u32 mdiv, pdiv, sdiv, pll_con0, pll_con1; u32 mdiv, pdiv, sdiv, pll_con0, pll_con1;
s16 kdiv; s16 kdiv;
u64 fvco = parent_rate; u64 fvco = parent_rate;
...@@ -136,7 +130,7 @@ static const struct clk_ops samsung_pll36xx_clk_ops = { ...@@ -136,7 +130,7 @@ static const struct clk_ops samsung_pll36xx_clk_ops = {
struct clk * __init samsung_clk_register_pll36xx(const char *name, struct clk * __init samsung_clk_register_pll36xx(const char *name,
const char *pname, const void __iomem *con_reg) const char *pname, const void __iomem *con_reg)
{ {
struct samsung_clk_pll36xx *pll; struct samsung_clk_pll *pll;
struct clk *clk; struct clk *clk;
struct clk_init_data init; struct clk_init_data init;
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册