• N
    powerpc/64s/radix: do not flush TLB when relaxing access · e5f7cb58
    Nicholas Piggin 提交于
    Radix flushes the TLB when updating ptes to increase permissiveness
    of protection (increase access authority). Book3S does not require
    TLB flushing in this case, and it is not done on hash. This patch
    avoids the flush for radix.
    
    >From Power ISA v3.0B, p.1090:
    
        Setting a Reference or Change Bit or Upgrading Access Authority
        (PTE Subject to Atomic Hardware Updates)
    
        If the only change being made to a valid PTE that is subject to
        atomic hardware updates is to set the Reference or Change bit to 1
        or to add access authorities, a simpler sequence suffices because
        the translation hardware will refetch the PTE if an access is
        attempted for which the only problems were reference and/or change
        bits needing to be set or insufficient access authority.
    
    The nest MMU on POWER9 does not re-fetch the PTE after such an access
    attempt before faulting, so address spaces with a coprocessor
    attached will continue to flush in these cases.
    
    This reduces tlbies for a kernel compile workload from 1.28M to 0.95M,
    tlbiels from 20.17M 19.68M.
    
    fork --fork --exec benchmark improved 2.77% (12000->12300).
    Reviewed-by: NAneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com>
    Signed-off-by: NNicholas Piggin <npiggin@gmail.com>
    Signed-off-by: NMichael Ellerman <mpe@ellerman.id.au>
    e5f7cb58
pgtable-radix.c 27.5 KB