sdio_chip.c 16.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * Copyright (c) 2011 Broadcom Corporation
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */
/* ***** SDIO interface chip backplane handle functions ***** */

#include <linux/types.h>
#include <linux/netdevice.h>
#include <linux/mmc/card.h>
21
#include <linux/ssb/ssb_regs.h>
22
#include <linux/bcma/bcma.h>
23

24 25 26 27
#include <chipcommon.h>
#include <brcm_hw_ids.h>
#include <brcmu_wifi.h>
#include <brcmu_utils.h>
28
#include <soc.h>
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
#include "dhd.h"
#include "dhd_dbg.h"
#include "sdio_host.h"
#include "sdio_chip.h"

/* chip core base & ramsize */
/* bcm4329 */
/* SDIO device core, ID 0x829 */
#define BCM4329_CORE_BUS_BASE		0x18011000
/* internal memory core, ID 0x80e */
#define BCM4329_CORE_SOCRAM_BASE	0x18003000
/* ARM Cortex M3 core, ID 0x82a */
#define BCM4329_CORE_ARM_BASE		0x18002000
#define BCM4329_RAMSIZE			0x48000

#define	SBCOREREV(sbidh) \
45 46
	((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
	  ((sbidh) & SSB_IDHIGH_RCLO))
47

48 49 50 51
/* SOC Interconnect types (aka chip types) */
#define SOCI_SB		0
#define SOCI_AI		1

52 53 54 55
/* EROM CompIdentB */
#define CIB_REV_MASK		0xff000000
#define CIB_REV_SHIFT		24

56 57 58 59 60 61
#define SDIOD_DRVSTR_KEY(chip, pmu)     (((chip) << 16) | (pmu))
/* SDIO Pad drive strength to select value mappings */
struct sdiod_drive_str {
	u8 strength;	/* Pad Drive Strength in mA */
	u8 sel;		/* Chip-specific select value */
};
F
Franky Lin 已提交
62
/* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
63
static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
F
Franky Lin 已提交
64 65 66 67 68 69 70 71 72 73
	{32, 0x6},
	{26, 0x7},
	{22, 0x4},
	{16, 0x5},
	{12, 0x2},
	{8, 0x3},
	{4, 0x0},
	{0, 0x1}
};

74 75 76 77 78 79 80 81 82 83 84 85
u8
brcmf_sdio_chip_getinfidx(struct chip_info *ci, u16 coreid)
{
	u8 idx;

	for (idx = 0; idx < BRCMF_MAX_CORENUM; idx++)
		if (coreid == ci->c_inf[idx].id)
			return idx;

	return BRCMF_MAX_CORENUM;
}

86
static u32
87 88
brcmf_sdio_sb_corerev(struct brcmf_sdio_dev *sdiodev,
		      struct chip_info *ci, u16 coreid)
89 90
{
	u32 regdata;
91 92 93
	u8 idx;

	idx = brcmf_sdio_chip_getinfidx(ci, coreid);
94 95

	regdata = brcmf_sdcard_reg_read(sdiodev,
96
			CORE_SB(ci->c_inf[idx].base, sbidhigh), 4);
97 98 99
	return SBCOREREV(regdata);
}

100 101 102 103 104 105 106 107 108 109 110
static u32
brcmf_sdio_ai_corerev(struct brcmf_sdio_dev *sdiodev,
		      struct chip_info *ci, u16 coreid)
{
	u8 idx;

	idx = brcmf_sdio_chip_getinfidx(ci, coreid);

	return (ci->c_inf[idx].cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
}

111 112 113
static bool
brcmf_sdio_sb_iscoreup(struct brcmf_sdio_dev *sdiodev,
		       struct chip_info *ci, u16 coreid)
114 115
{
	u32 regdata;
116 117 118
	u8 idx;

	idx = brcmf_sdio_chip_getinfidx(ci, coreid);
119 120

	regdata = brcmf_sdcard_reg_read(sdiodev,
121
			CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
122 123 124
	regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
		    SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
	return (SSB_TMSLOW_CLOCK == regdata);
125 126
}

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
static bool
brcmf_sdio_ai_iscoreup(struct brcmf_sdio_dev *sdiodev,
		       struct chip_info *ci, u16 coreid)
{
	u32 regdata;
	u8 idx;
	bool ret;

	idx = brcmf_sdio_chip_getinfidx(ci, coreid);

	regdata = brcmf_sdcard_reg_read(sdiodev,
					ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
	ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK;

	regdata = brcmf_sdcard_reg_read(sdiodev,
					ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
					4);
	ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0);

	return ret;
}

149 150 151
static void
brcmf_sdio_sb_coredisable(struct brcmf_sdio_dev *sdiodev,
			  struct chip_info *ci, u16 coreid)
152 153
{
	u32 regdata;
154 155 156
	u8 idx;

	idx = brcmf_sdio_chip_getinfidx(ci, coreid);
157 158

	regdata = brcmf_sdcard_reg_read(sdiodev,
159
		CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
160
	if (regdata & SSB_TMSLOW_RESET)
161 162 163
		return;

	regdata = brcmf_sdcard_reg_read(sdiodev,
164
		CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
165
	if ((regdata & SSB_TMSLOW_CLOCK) != 0) {
166 167 168 169 170
		/*
		 * set target reject and spin until busy is clear
		 * (preserve core-specific bits)
		 */
		regdata = brcmf_sdcard_reg_read(sdiodev,
171 172 173 174
			CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
		brcmf_sdcard_reg_write(sdiodev,
				CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
				4, regdata | SSB_TMSLOW_REJECT);
175 176

		regdata = brcmf_sdcard_reg_read(sdiodev,
177
			CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
178 179
		udelay(1);
		SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
180
			CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4) &
181
			SSB_TMSHIGH_BUSY), 100000);
182 183

		regdata = brcmf_sdcard_reg_read(sdiodev,
184
			CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4);
185
		if (regdata & SSB_TMSHIGH_BUSY)
186 187 188
			brcmf_dbg(ERROR, "core state still busy\n");

		regdata = brcmf_sdcard_reg_read(sdiodev,
189
			CORE_SB(ci->c_inf[idx].base, sbidlow), 4);
190
		if (regdata & SSB_IDLOW_INITIATOR) {
191
			regdata = brcmf_sdcard_reg_read(sdiodev,
192
				CORE_SB(ci->c_inf[idx].base, sbimstate), 4) |
193
				SSB_IMSTATE_REJECT;
194
			brcmf_sdcard_reg_write(sdiodev,
195
				CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
196 197
				regdata);
			regdata = brcmf_sdcard_reg_read(sdiodev,
198
				CORE_SB(ci->c_inf[idx].base, sbimstate), 4);
199 200
			udelay(1);
			SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
201
				CORE_SB(ci->c_inf[idx].base, sbimstate), 4) &
202
				SSB_IMSTATE_BUSY), 100000);
203 204 205 206
		}

		/* set reset and reject while enabling the clocks */
		brcmf_sdcard_reg_write(sdiodev,
207
			CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
208 209
			(SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
			SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
210
		regdata = brcmf_sdcard_reg_read(sdiodev,
211
			CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
212 213 214 215
		udelay(10);

		/* clear the initiator reject bit */
		regdata = brcmf_sdcard_reg_read(sdiodev,
216
			CORE_SB(ci->c_inf[idx].base, sbidlow), 4);
217
		if (regdata & SSB_IDLOW_INITIATOR) {
218
			regdata = brcmf_sdcard_reg_read(sdiodev,
219
				CORE_SB(ci->c_inf[idx].base, sbimstate), 4) &
220
				~SSB_IMSTATE_REJECT;
221
			brcmf_sdcard_reg_write(sdiodev,
222
				CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
223 224 225 226 227
				regdata);
		}
	}

	/* leave reset and reject asserted */
228 229
	brcmf_sdcard_reg_write(sdiodev,
		CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
230
		(SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
231 232 233
	udelay(1);
}

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
static void
brcmf_sdio_ai_coredisable(struct brcmf_sdio_dev *sdiodev,
			  struct chip_info *ci, u16 coreid)
{
	u8 idx;
	u32 regdata;

	idx = brcmf_sdio_chip_getinfidx(ci, coreid);

	/* if core is already in reset, just return */
	regdata = brcmf_sdcard_reg_read(sdiodev,
					ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
					4);
	if ((regdata & BCMA_RESET_CTL_RESET) != 0)
		return;

	brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
			       4, 0);
	regdata = brcmf_sdcard_reg_read(sdiodev,
					ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
	udelay(10);

	brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
			       4, BCMA_RESET_CTL_RESET);
	udelay(1);
}

261 262 263
static void
brcmf_sdio_sb_resetcore(struct brcmf_sdio_dev *sdiodev,
			struct chip_info *ci, u16 coreid)
264 265
{
	u32 regdata;
266 267 268
	u8 idx;

	idx = brcmf_sdio_chip_getinfidx(ci, coreid);
269 270 271 272 273

	/*
	 * Must do the disable sequence first to work for
	 * arbitrary current core state.
	 */
274
	brcmf_sdio_sb_coredisable(sdiodev, ci, coreid);
275 276 277 278 279 280

	/*
	 * Now do the initialization sequence.
	 * set reset while enabling the clock and
	 * forcing them on throughout the core
	 */
281 282 283
	brcmf_sdcard_reg_write(sdiodev,
			CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
			SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET);
284 285
	regdata = brcmf_sdcard_reg_read(sdiodev,
				CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
286 287
	udelay(1);

288
	/* clear any serror */
289
	regdata = brcmf_sdcard_reg_read(sdiodev,
290
				CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4);
291
	if (regdata & SSB_TMSHIGH_SERR)
292
		brcmf_sdcard_reg_write(sdiodev,
293
			CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4, 0);
294 295

	regdata = brcmf_sdcard_reg_read(sdiodev,
296
				CORE_SB(ci->c_inf[idx].base, sbimstate), 4);
297
	if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO))
298 299
		brcmf_sdcard_reg_write(sdiodev,
			CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
300
			regdata & ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO));
301 302

	/* clear reset and allow it to propagate throughout the core */
303 304
	brcmf_sdcard_reg_write(sdiodev,
		CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
305
		SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK);
306 307
	regdata = brcmf_sdcard_reg_read(sdiodev,
				CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
308 309 310
	udelay(1);

	/* leave clock enabled */
311 312
	brcmf_sdcard_reg_write(sdiodev,
			       CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
313
			       4, SSB_TMSLOW_CLOCK);
314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	regdata = brcmf_sdcard_reg_read(sdiodev,
				CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
	udelay(1);
}

static void
brcmf_sdio_ai_resetcore(struct brcmf_sdio_dev *sdiodev,
			struct chip_info *ci, u16 coreid)
{
	u8 idx;
	u32 regdata;

	idx = brcmf_sdio_chip_getinfidx(ci, coreid);

	/* must disable first to work for arbitrary current core state */
	brcmf_sdio_ai_coredisable(sdiodev, ci, coreid);

	/* now do initialization sequence */
	brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
			       4, BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
	regdata = brcmf_sdcard_reg_read(sdiodev,
					ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
	brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
			       4, 0);
	udelay(1);

	brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
			       4, BCMA_IOCTL_CLK);
	regdata = brcmf_sdcard_reg_read(sdiodev,
					ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
344 345 346
	udelay(1);
}

347 348 349 350 351 352 353 354 355 356 357
static int brcmf_sdio_chip_recognition(struct brcmf_sdio_dev *sdiodev,
				       struct chip_info *ci, u32 regs)
{
	u32 regdata;

	/*
	 * Get CC core rev
	 * Chipid is assume to be at offset 0 from regs arg
	 * For different chiptypes or old sdio hosts w/o chipcommon,
	 * other ways of recognition should be added here.
	 */
358 359
	ci->c_inf[0].id = BCMA_CORE_CHIPCOMMON;
	ci->c_inf[0].base = regs;
360
	regdata = brcmf_sdcard_reg_read(sdiodev,
361
			CORE_CC_REG(ci->c_inf[0].base, chipid), 4);
362 363
	ci->chip = regdata & CID_ID_MASK;
	ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
364
	ci->socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
365 366 367 368 369 370

	brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);

	/* Address of cores for new chips should be added here */
	switch (ci->chip) {
	case BCM4329_CHIP_ID:
371 372 373 374 375 376
		ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
		ci->c_inf[1].base = BCM4329_CORE_BUS_BASE;
		ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
		ci->c_inf[2].base = BCM4329_CORE_SOCRAM_BASE;
		ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
		ci->c_inf[3].base = BCM4329_CORE_ARM_BASE;
377 378
		ci->ramsize = BCM4329_RAMSIZE;
		break;
F
Franky Lin 已提交
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
	case BCM4330_CHIP_ID:
		ci->c_inf[0].wrapbase = 0x18100000;
		ci->c_inf[0].cib = 0x27004211;
		ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
		ci->c_inf[1].base = 0x18002000;
		ci->c_inf[1].wrapbase = 0x18102000;
		ci->c_inf[1].cib = 0x07004211;
		ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
		ci->c_inf[2].base = 0x18004000;
		ci->c_inf[2].wrapbase = 0x18104000;
		ci->c_inf[2].cib = 0x0d080401;
		ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
		ci->c_inf[3].base = 0x18003000;
		ci->c_inf[3].wrapbase = 0x18103000;
		ci->c_inf[3].cib = 0x03004211;
		ci->ramsize = 0x48000;
		break;
396 397 398 399 400
	default:
		brcmf_dbg(ERROR, "chipid 0x%x is not supported\n", ci->chip);
		return -ENODEV;
	}

401 402 403
	switch (ci->socitype) {
	case SOCI_SB:
		ci->iscoreup = brcmf_sdio_sb_iscoreup;
404
		ci->corerev = brcmf_sdio_sb_corerev;
405
		ci->coredisable = brcmf_sdio_sb_coredisable;
406
		ci->resetcore = brcmf_sdio_sb_resetcore;
407 408 409
		break;
	case SOCI_AI:
		ci->iscoreup = brcmf_sdio_ai_iscoreup;
410
		ci->corerev = brcmf_sdio_ai_corerev;
411
		ci->coredisable = brcmf_sdio_ai_coredisable;
412
		ci->resetcore = brcmf_sdio_ai_resetcore;
413 414 415 416 417 418
		break;
	default:
		brcmf_dbg(ERROR, "socitype %u not supported\n", ci->socitype);
		return -ENODEV;
	}

419 420 421
	return 0;
}

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
static int
brcmf_sdio_chip_buscoreprep(struct brcmf_sdio_dev *sdiodev)
{
	int err = 0;
	u8 clkval, clkset;

	/* Try forcing SDIO core to do ALPAvail request only */
	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
	brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
			       SBSDIO_FUNC1_CHIPCLKCSR,	clkset, &err);
	if (err) {
		brcmf_dbg(ERROR, "error writing for HT off\n");
		return err;
	}

	/* If register supported, wait for ALPAvail and then force ALP */
	/* This may take up to 15 milliseconds */
	clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
				       SBSDIO_FUNC1_CHIPCLKCSR, NULL);

	if ((clkval & ~SBSDIO_AVBITS) != clkset) {
		brcmf_dbg(ERROR, "ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
			  clkset, clkval);
		return -EACCES;
	}

	SPINWAIT(((clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
				SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
			!SBSDIO_ALPAV(clkval)),
			PMU_MAX_TRANSITION_DLY);
	if (!SBSDIO_ALPAV(clkval)) {
		brcmf_dbg(ERROR, "timeout on ALPAV wait, clkval 0x%02x\n",
			  clkval);
		return -EBUSY;
	}

	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
	brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
			       SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
	udelay(65);

	/* Also, disable the extra SDIO pull-ups */
	brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
			       SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);

	return 0;
}

470 471 472 473 474
static void
brcmf_sdio_chip_buscoresetup(struct brcmf_sdio_dev *sdiodev,
			     struct chip_info *ci)
{
	/* get chipcommon rev */
475
	ci->c_inf[0].rev = ci->corerev(sdiodev, ci, ci->c_inf[0].id);
476 477

	/* get chipcommon capabilites */
478 479 480
	ci->c_inf[0].caps =
		brcmf_sdcard_reg_read(sdiodev,
		CORE_CC_REG(ci->c_inf[0].base, capabilities), 4);
481 482

	/* get pmu caps & rev */
483
	if (ci->c_inf[0].caps & CC_CAP_PMU) {
484
		ci->pmucaps = brcmf_sdcard_reg_read(sdiodev,
485
			CORE_CC_REG(ci->c_inf[0].base, pmucapabilities), 4);
486 487 488
		ci->pmurev = ci->pmucaps & PCAP_REV_MASK;
	}

489
	ci->c_inf[1].rev = ci->corerev(sdiodev, ci, ci->c_inf[1].id);
490 491

	brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
492 493
		  ci->c_inf[0].rev, ci->pmurev,
		  ci->c_inf[1].rev, ci->c_inf[1].id);
494 495 496 497 498

	/*
	 * Make sure any on-chip ARM is off (in case strapping is wrong),
	 * or downloaded code was already running.
	 */
499
	ci->coredisable(sdiodev, ci, BCMA_CORE_ARM_CM3);
500 501
}

502
int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
503
			   struct chip_info **ci_ptr, u32 regs)
504
{
505 506 507 508 509 510 511 512 513
	int ret;
	struct chip_info *ci;

	brcmf_dbg(TRACE, "Enter\n");

	/* alloc chip_info_t */
	ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
	if (!ci)
		return -ENOMEM;
514

515 516
	ret = brcmf_sdio_chip_buscoreprep(sdiodev);
	if (ret != 0)
517
		goto err;
518

519 520
	ret = brcmf_sdio_chip_recognition(sdiodev, ci, regs);
	if (ret != 0)
521
		goto err;
522

523 524
	brcmf_sdio_chip_buscoresetup(sdiodev, ci);

525
	brcmf_sdcard_reg_write(sdiodev,
526
		CORE_CC_REG(ci->c_inf[0].base, gpiopullup), 4, 0);
527
	brcmf_sdcard_reg_write(sdiodev,
528
		CORE_CC_REG(ci->c_inf[0].base, gpiopulldown), 4, 0);
529

530 531 532 533 534
	*ci_ptr = ci;
	return 0;

err:
	kfree(ci);
535 536
	return ret;
}
537 538 539 540 541 542 543 544 545

void
brcmf_sdio_chip_detach(struct chip_info **ci_ptr)
{
	brcmf_dbg(TRACE, "Enter\n");

	kfree(*ci_ptr);
	*ci_ptr = NULL;
}
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564

static char *brcmf_sdio_chip_name(uint chipid, char *buf, uint len)
{
	const char *fmt;

	fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
	snprintf(buf, len, fmt, chipid);
	return buf;
}

void
brcmf_sdio_chip_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
				  struct chip_info *ci, u32 drivestrength)
{
	struct sdiod_drive_str *str_tab = NULL;
	u32 str_mask = 0;
	u32 str_shift = 0;
	char chn[8];

565
	if (!(ci->c_inf[0].caps & CC_CAP_PMU))
566 567 568
		return;

	switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
F
Franky Lin 已提交
569
	case SDIOD_DRVSTR_KEY(BCM4330_CHIP_ID, 12):
570
		str_tab = (struct sdiod_drive_str *)&sdiod_drvstr_tab1_1v8;
F
Franky Lin 已提交
571 572 573
		str_mask = 0x00003800;
		str_shift = 11;
		break;
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
	default:
		brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
			  brcmf_sdio_chip_name(ci->chip, chn, 8),
			  ci->chiprev, ci->pmurev);
		break;
	}

	if (str_tab != NULL) {
		u32 drivestrength_sel = 0;
		u32 cc_data_temp;
		int i;

		for (i = 0; str_tab[i].strength != 0; i++) {
			if (drivestrength >= str_tab[i].strength) {
				drivestrength_sel = str_tab[i].sel;
				break;
			}
		}

		brcmf_sdcard_reg_write(sdiodev,
594
			CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
595 596
			4, 1);
		cc_data_temp = brcmf_sdcard_reg_read(sdiodev,
597
			CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr), 4);
598 599 600 601
		cc_data_temp &= ~str_mask;
		drivestrength_sel <<= str_shift;
		cc_data_temp |= drivestrength_sel;
		brcmf_sdcard_reg_write(sdiodev,
602
			CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
603 604 605 606 607 608
			4, cc_data_temp);

		brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
			  drivestrength, cc_data_temp);
	}
}