common.c 4.0 KB
Newer Older
1
/*
2
 * arch/arm/mach-tegra/common.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * Copyright (C) 2010 Google, Inc.
 *
 * Author:
 *	Colin Cross <ccross@android.com>
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/init.h>
#include <linux/io.h>
C
Colin Cross 已提交
22 23
#include <linux/clk.h>
#include <linux/delay.h>
24
#include <linux/of_irq.h>
25 26

#include <asm/hardware/cache-l2x0.h>
27
#include <asm/hardware/gic.h>
28

29
#include <mach/powergate.h>
30 31

#include "board.h"
C
Colin Cross 已提交
32
#include "clock.h"
33
#include "common.h"
34
#include "fuse.h"
35
#include "iomap.h"
36
#include "pmc.h"
37
#include "apbio.h"
38
#include "sleep.h"
C
Colin Cross 已提交
39

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
/*
 * Storage for debug-macro.S's state.
 *
 * This must be in .data not .bss so that it gets initialized each time the
 * kernel is loaded. The data is declared here rather than debug-macro.S so
 * that multiple inclusions of debug-macro.S point at the same data.
 */
#define TEGRA_DEBUG_UART_OFFSET (TEGRA_DEBUG_UART_BASE & 0xFFFF)
u32 tegra_uart_config[3] = {
	/* Debug UART initialization required */
	1,
	/* Debug UART physical address */
	(u32)(IO_APB_PHYS + TEGRA_DEBUG_UART_OFFSET),
	/* Debug UART virtual address */
	(u32)(IO_APB_VIRT + TEGRA_DEBUG_UART_OFFSET),
};
C
Colin Cross 已提交
56

57
#ifdef CONFIG_OF
58 59 60 61 62 63 64 65 66 67
static const struct of_device_id tegra_dt_irq_match[] __initconst = {
	{ .compatible = "arm,cortex-a9-gic", .data = gic_of_init },
	{ }
};

void __init tegra_dt_init_irq(void)
{
	tegra_init_irq();
	of_irq_init(tegra_dt_irq_match);
}
68
#endif
69

70 71
void tegra_assert_system_reset(char mode, const char *cmd)
{
P
Peter De Schrijver 已提交
72
	void __iomem *reset = IO_ADDRESS(TEGRA_PMC_BASE + 0);
73 74
	u32 reg;

S
Simon Glass 已提交
75
	reg = readl_relaxed(reset);
P
Peter De Schrijver 已提交
76
	reg |= 0x10;
S
Simon Glass 已提交
77
	writel_relaxed(reg, reset);
78 79
}

80 81
#ifdef CONFIG_ARCH_TEGRA_2x_SOC
static __initdata struct tegra_clk_init_table tegra20_clk_init_table[] = {
C
Colin Cross 已提交
82 83 84 85 86 87
	/* name		parent		rate		enabled */
	{ "clk_m",	NULL,		0,		true },
	{ "pll_p",	"clk_m",	216000000,	true },
	{ "pll_p_out1",	"pll_p",	28800000,	true },
	{ "pll_p_out2",	"pll_p",	48000000,	true },
	{ "pll_p_out3",	"pll_p",	72000000,	true },
88
	{ "pll_p_out4",	"pll_p",	24000000,	true },
89 90 91 92
	{ "pll_c",	"clk_m",	600000000,	true },
	{ "pll_c_out1",	"pll_c",	120000000,	true },
	{ "sclk",	"pll_c_out1",	120000000,	true },
	{ "hclk",	"sclk",		120000000,	true },
S
Stephen Warren 已提交
93
	{ "pclk",	"hclk",		60000000,	true },
94 95 96
	{ "csite",	NULL,		0,		true },
	{ "emc",	NULL,		0,		true },
	{ "cpu",	NULL,		0,		true },
C
Colin Cross 已提交
97 98
	{ NULL,		NULL,		0,		0},
};
99
#endif
100

101 102 103 104 105 106
#ifdef CONFIG_ARCH_TEGRA_3x_SOC
static __initdata struct tegra_clk_init_table tegra30_clk_init_table[] = {
	/* name		parent		rate		enabled */
	{ "clk_m",	NULL,		0,		true },
	{ "pll_p",	"clk_m",	408000000,	true },
	{ "pll_p_out1",	"pll_p",	9600000,	true },
107 108 109 110
	{ "pll_p_out4",	"pll_p",	102000000,	true },
	{ "sclk",	"pll_p_out4",	102000000,	true },
	{ "hclk",	"sclk",		102000000,	true },
	{ "pclk",	"hclk",		51000000,	true },
111 112 113 114 115
	{ NULL,		NULL,		0,		0},
};
#endif


116
static void __init tegra_init_cache(void)
117 118 119
{
#ifdef CONFIG_CACHE_L2X0
	void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
120
	u32 aux_ctrl, cache_type;
121

122 123
	cache_type = readl(p + L2X0_CACHE_TYPE);
	aux_ctrl = (cache_type & 0x700) << (17-8);
124
	aux_ctrl |= 0x7C400001;
125

126
	l2x0_of_init(aux_ctrl, 0x8200c3fe);
127
#endif
C
Colin Cross 已提交
128

129 130
}

131 132
#ifdef CONFIG_ARCH_TEGRA_2x_SOC
void __init tegra20_init_early(void)
133
{
134
	tegra_apb_io_init();
135
	tegra_init_fuse();
136 137
	tegra2_init_clocks();
	tegra_clk_init_from_table(tegra20_clk_init_table);
138
	tegra_init_cache();
139
	tegra_pmc_init();
140
	tegra_powergate_init();
141
	tegra20_hotplug_init();
142
}
143
#endif
144 145 146
#ifdef CONFIG_ARCH_TEGRA_3x_SOC
void __init tegra30_init_early(void)
{
147
	tegra_apb_io_init();
148
	tegra_init_fuse();
149
	tegra30_init_clocks();
150
	tegra_clk_init_from_table(tegra30_clk_init_table);
151
	tegra_init_cache();
152
	tegra_pmc_init();
153
	tegra_powergate_init();
154
	tegra30_hotplug_init();
155 156
}
#endif
157 158 159 160 161

void __init tegra_init_late(void)
{
	tegra_powergate_debugfs_init();
}