radeon_kms.c 23.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <drm/drmP.h>
29
#include "radeon.h"
30
#include <drm/radeon_drm.h>
31
#include "radeon_asic.h"
32

33
#include <linux/vga_switcheroo.h>
34
#include <linux/slab.h>
35

A
Alex Deucher 已提交
36 37 38 39 40 41 42 43 44 45 46
/**
 * radeon_driver_unload_kms - Main unload function for KMS.
 *
 * @dev: drm dev pointer
 *
 * This is the main unload function for KMS (all asics).
 * It calls radeon_modeset_fini() to tear down the
 * displays, and radeon_device_fini() to tear down
 * the rest of the device (CP, writeback, etc.).
 * Returns 0 on success.
 */
47 48 49 50 51 52
int radeon_driver_unload_kms(struct drm_device *dev)
{
	struct radeon_device *rdev = dev->dev_private;

	if (rdev == NULL)
		return 0;
53 54
	if (rdev->rmmio == NULL)
		goto done_free;
55
	radeon_acpi_fini(rdev);
56 57
	radeon_modeset_fini(rdev);
	radeon_device_fini(rdev);
58 59

done_free:
60 61 62 63
	kfree(rdev);
	dev->dev_private = NULL;
	return 0;
}
64

A
Alex Deucher 已提交
65 66 67 68 69 70 71 72 73 74 75 76 77
/**
 * radeon_driver_load_kms - Main load function for KMS.
 *
 * @dev: drm dev pointer
 * @flags: device flags
 *
 * This is the main load function for KMS (all asics).
 * It calls radeon_device_init() to set up the non-display
 * parts of the chip (asic init, CP, writeback, etc.), and
 * radeon_modeset_init() to set up the display parts
 * (crtcs, encoders, hotplug detect, etc.).
 * Returns 0 on success, error on failure.
 */
78 79 80
int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
{
	struct radeon_device *rdev;
81
	int r, acpi_status;
82 83 84 85 86 87 88 89

	rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
	if (rdev == NULL) {
		return -ENOMEM;
	}
	dev->dev_private = (void *)rdev;

	/* update BUS flag */
90
	if (drm_pci_device_is_agp(dev)) {
91
		flags |= RADEON_IS_AGP;
J
Jon Mason 已提交
92
	} else if (pci_is_pcie(dev->pdev)) {
93 94 95 96 97
		flags |= RADEON_IS_PCIE;
	} else {
		flags |= RADEON_IS_PCI;
	}

98 99 100 101 102 103
	/* radeon_device_init should report only fatal error
	 * like memory allocation failure or iomapping failure,
	 * or memory manager initialization failure, it must
	 * properly initialize the GPU MC controller and permit
	 * VRAM allocation
	 */
104 105
	r = radeon_device_init(rdev, dev, dev->pdev, flags);
	if (r) {
106 107
		dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
		goto out;
108
	}
109

110 111 112 113 114
	/* Again modeset_init should fail only on fatal error
	 * otherwise it should provide enough functionalities
	 * for shadowfb to run
	 */
	r = radeon_modeset_init(rdev);
115 116
	if (r)
		dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
117 118 119 120 121 122 123 124 125 126 127

	/* Call ACPI methods: require modeset init
	 * but failure is not fatal
	 */
	if (!r) {
		acpi_status = radeon_acpi_init(rdev);
		if (acpi_status)
		dev_dbg(&dev->pdev->dev,
				"Error during ACPI methods call\n");
	}

128 129 130 131
out:
	if (r)
		radeon_driver_unload_kms(dev);
	return r;
132 133
}

A
Alex Deucher 已提交
134 135 136 137 138 139 140 141 142 143
/**
 * radeon_set_filp_rights - Set filp right.
 *
 * @dev: drm dev pointer
 * @owner: drm file
 * @applier: drm file
 * @value: value
 *
 * Sets the filp rights for the device (all asics).
 */
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
static void radeon_set_filp_rights(struct drm_device *dev,
				   struct drm_file **owner,
				   struct drm_file *applier,
				   uint32_t *value)
{
	mutex_lock(&dev->struct_mutex);
	if (*value == 1) {
		/* wants rights */
		if (!*owner)
			*owner = applier;
	} else if (*value == 0) {
		/* revokes rights */
		if (*owner == applier)
			*owner = NULL;
	}
	*value = *owner == applier ? 1 : 0;
	mutex_unlock(&dev->struct_mutex);
}
162 163

/*
164
 * Userspace get information ioctl
165
 */
A
Alex Deucher 已提交
166 167 168 169 170 171 172 173 174 175 176 177
/**
 * radeon_info_ioctl - answer a device specific request.
 *
 * @rdev: radeon device pointer
 * @data: request object
 * @filp: drm filp
 *
 * This function is used to pass device specific parameters to the userspace
 * drivers.  Examples include: pci device id, pipeline parms, tiling params,
 * etc. (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
178 179 180
int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	struct radeon_device *rdev = dev->dev_private;
181
	struct drm_radeon_info *info = data;
182
	struct radeon_mode_info *minfo = &rdev->mode_info;
183 184
	uint32_t *value, value_tmp, *value_ptr, value_size;
	uint64_t value64;
185 186
	struct drm_crtc *crtc;
	int i, found;
187 188

	value_ptr = (uint32_t *)((unsigned long)info->value);
189 190
	value = &value_tmp;
	value_size = sizeof(uint32_t);
191

192 193
	switch (info->request) {
	case RADEON_INFO_DEVICE_ID:
194
		*value = dev->pci_device;
195 196
		break;
	case RADEON_INFO_NUM_GB_PIPES:
197
		*value = rdev->num_gb_pipes;
198
		break;
199
	case RADEON_INFO_NUM_Z_PIPES:
200
		*value = rdev->num_z_pipes;
201
		break;
202
	case RADEON_INFO_ACCEL_WORKING:
203 204
		/* xf86-video-ati 6.13.0 relies on this being false for evergreen */
		if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
205
			*value = false;
206
		else
207
			*value = rdev->accel_working;
208
		break;
209
	case RADEON_INFO_CRTC_FROM_ID:
210 211 212 213
		if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
214 215
		for (i = 0, found = 0; i < rdev->num_crtc; i++) {
			crtc = (struct drm_crtc *)minfo->crtcs[i];
216
			if (crtc && crtc->base.id == *value) {
217
				struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
218
				*value = radeon_crtc->crtc_id;
219 220 221 222 223
				found = 1;
				break;
			}
		}
		if (!found) {
224
			DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
225 226 227
			return -EINVAL;
		}
		break;
228
	case RADEON_INFO_ACCEL_WORKING2:
229
		*value = rdev->accel_working;
230
		break;
231
	case RADEON_INFO_TILING_CONFIG:
232 233 234
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.tile_config;
		else if (rdev->family >= CHIP_TAHITI)
235
			*value = rdev->config.si.tile_config;
236
		else if (rdev->family >= CHIP_CAYMAN)
237
			*value = rdev->config.cayman.tile_config;
238
		else if (rdev->family >= CHIP_CEDAR)
239
			*value = rdev->config.evergreen.tile_config;
240
		else if (rdev->family >= CHIP_RV770)
241
			*value = rdev->config.rv770.tile_config;
242
		else if (rdev->family >= CHIP_R600)
243
			*value = rdev->config.r600.tile_config;
244
		else {
245
			DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
246 247
			return -EINVAL;
		}
248
		break;
249
	case RADEON_INFO_WANT_HYPERZ:
250 251 252 253 254 255
		/* The "value" here is both an input and output parameter.
		 * If the input value is 1, filp requests hyper-z access.
		 * If the input value is 0, filp revokes its hyper-z access.
		 *
		 * When returning, the value is 1 if filp owns hyper-z access,
		 * 0 otherwise. */
256 257 258 259 260 261
		if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
262 263
			return -EINVAL;
		}
264
		radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
265 266 267
		break;
	case RADEON_INFO_WANT_CMASK:
		/* The same logic as Hyper-Z. */
268 269 270 271 272 273
		if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		if (*value >= 2) {
			DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
274
			return -EINVAL;
275
		}
276
		radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
277
		break;
278 279
	case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
		/* return clock value in KHz */
280
		if (rdev->asic->get_xclk)
281
			*value = radeon_get_xclk(rdev) * 10;
282
		else
283
			*value = rdev->clock.spll.reference_freq * 10;
284
		break;
285
	case RADEON_INFO_NUM_BACKENDS:
286 287 288 289
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_backends_per_se *
				rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
290
			*value = rdev->config.si.max_backends_per_se *
291 292
				rdev->config.si.max_shader_engines;
		else if (rdev->family >= CHIP_CAYMAN)
293
			*value = rdev->config.cayman.max_backends_per_se *
294 295
				rdev->config.cayman.max_shader_engines;
		else if (rdev->family >= CHIP_CEDAR)
296
			*value = rdev->config.evergreen.max_backends;
297
		else if (rdev->family >= CHIP_RV770)
298
			*value = rdev->config.rv770.max_backends;
299
		else if (rdev->family >= CHIP_R600)
300
			*value = rdev->config.r600.max_backends;
301 302 303 304
		else {
			return -EINVAL;
		}
		break;
305
	case RADEON_INFO_NUM_TILE_PIPES:
306 307 308
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_tile_pipes;
		else if (rdev->family >= CHIP_TAHITI)
309
			*value = rdev->config.si.max_tile_pipes;
310
		else if (rdev->family >= CHIP_CAYMAN)
311
			*value = rdev->config.cayman.max_tile_pipes;
312
		else if (rdev->family >= CHIP_CEDAR)
313
			*value = rdev->config.evergreen.max_tile_pipes;
314
		else if (rdev->family >= CHIP_RV770)
315
			*value = rdev->config.rv770.max_tile_pipes;
316
		else if (rdev->family >= CHIP_R600)
317
			*value = rdev->config.r600.max_tile_pipes;
318 319 320 321
		else {
			return -EINVAL;
		}
		break;
322
	case RADEON_INFO_FUSION_GART_WORKING:
323
		*value = 1;
324
		break;
325
	case RADEON_INFO_BACKEND_MAP:
326 327 328
		if (rdev->family >= CHIP_BONAIRE)
			return -EINVAL;
		else if (rdev->family >= CHIP_TAHITI)
329
			*value = rdev->config.si.backend_map;
330
		else if (rdev->family >= CHIP_CAYMAN)
331
			*value = rdev->config.cayman.backend_map;
332
		else if (rdev->family >= CHIP_CEDAR)
333
			*value = rdev->config.evergreen.backend_map;
334
		else if (rdev->family >= CHIP_RV770)
335
			*value = rdev->config.rv770.backend_map;
336
		else if (rdev->family >= CHIP_R600)
337
			*value = rdev->config.r600.backend_map;
338 339 340 341
		else {
			return -EINVAL;
		}
		break;
342 343 344 345
	case RADEON_INFO_VA_START:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
346
		*value = RADEON_VA_RESERVED_SIZE;
347 348 349 350 351
		break;
	case RADEON_INFO_IB_VM_MAX_SIZE:
		/* this is where we report if vm is supported or not */
		if (rdev->family < CHIP_CAYMAN)
			return -EINVAL;
352
		*value = RADEON_IB_VM_MAX_SIZE;
353
		break;
354
	case RADEON_INFO_MAX_PIPES:
355 356 357
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_cu_per_sh;
		else if (rdev->family >= CHIP_TAHITI)
358
			*value = rdev->config.si.max_cu_per_sh;
359
		else if (rdev->family >= CHIP_CAYMAN)
360
			*value = rdev->config.cayman.max_pipes_per_simd;
361
		else if (rdev->family >= CHIP_CEDAR)
362
			*value = rdev->config.evergreen.max_pipes;
363
		else if (rdev->family >= CHIP_RV770)
364
			*value = rdev->config.rv770.max_pipes;
365
		else if (rdev->family >= CHIP_R600)
366
			*value = rdev->config.r600.max_pipes;
367 368 369 370
		else {
			return -EINVAL;
		}
		break;
371 372 373 374 375 376 377 378 379
	case RADEON_INFO_TIMESTAMP:
		if (rdev->family < CHIP_R600) {
			DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
			return -EINVAL;
		}
		value = (uint32_t*)&value64;
		value_size = sizeof(uint64_t);
		value64 = radeon_get_gpu_clock_counter(rdev);
		break;
380
	case RADEON_INFO_MAX_SE:
381 382 383
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_shader_engines;
		else if (rdev->family >= CHIP_TAHITI)
384
			*value = rdev->config.si.max_shader_engines;
385
		else if (rdev->family >= CHIP_CAYMAN)
386
			*value = rdev->config.cayman.max_shader_engines;
387
		else if (rdev->family >= CHIP_CEDAR)
388
			*value = rdev->config.evergreen.num_ses;
389
		else
390
			*value = 1;
391 392
		break;
	case RADEON_INFO_MAX_SH_PER_SE:
393 394 395
		if (rdev->family >= CHIP_BONAIRE)
			*value = rdev->config.cik.max_sh_per_se;
		else if (rdev->family >= CHIP_TAHITI)
396
			*value = rdev->config.si.max_sh_per_se;
397 398 399
		else
			return -EINVAL;
		break;
400
	case RADEON_INFO_FASTFB_WORKING:
401
		*value = rdev->fastfb_working;
402
		break;
403
	case RADEON_INFO_RING_WORKING:
404 405 406 407 408
		if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
			DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
			return -EFAULT;
		}
		switch (*value) {
409 410
		case RADEON_CS_RING_GFX:
		case RADEON_CS_RING_COMPUTE:
411
			*value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
412 413
			break;
		case RADEON_CS_RING_DMA:
414 415
			*value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
			*value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
416 417
			break;
		case RADEON_CS_RING_UVD:
418
			*value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
419 420 421 422 423
			break;
		default:
			return -EINVAL;
		}
		break;
424
	case RADEON_INFO_SI_TILE_MODE_ARRAY:
425
		if (rdev->family >= CHIP_BONAIRE) {
426 427 428 429 430 431 432
			value = rdev->config.cik.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else if (rdev->family >= CHIP_TAHITI) {
			value = rdev->config.si.tile_mode_array;
			value_size = sizeof(uint32_t)*32;
		} else {
			DRM_DEBUG_KMS("tile mode array is si+ only!\n");
433 434
			return -EINVAL;
		}
435
		break;
436 437 438
	case RADEON_INFO_SI_CP_DMA_COMPUTE:
		*value = 1;
		break;
439
	default:
440
		DRM_DEBUG_KMS("Invalid request %d\n", info->request);
441 442
		return -EINVAL;
	}
443
	if (DRM_COPY_TO_USER(value_ptr, (char*)value, value_size)) {
444
		DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
445 446 447 448 449 450 451 452 453
		return -EFAULT;
	}
	return 0;
}


/*
 * Outdated mess for old drm with Xorg being in charge (void function now).
 */
A
Alex Deucher 已提交
454 455 456 457 458 459 460
/**
 * radeon_driver_firstopen_kms - drm callback for last close
 *
 * @dev: drm dev pointer
 *
 * Switch vga switcheroo state after last close (all asics).
 */
461 462
void radeon_driver_lastclose_kms(struct drm_device *dev)
{
463
	vga_switcheroo_process_delayed_switch();
464 465
}

A
Alex Deucher 已提交
466 467 468 469 470 471 472 473 474
/**
 * radeon_driver_open_kms - drm callback for open
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device open, init vm on cayman+ (all asics).
 * Returns 0 on success, error on failure.
 */
475 476
int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
{
477 478 479 480 481 482 483
	struct radeon_device *rdev = dev->dev_private;

	file_priv->driver_priv = NULL;

	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN) {
		struct radeon_fpriv *fpriv;
484
		struct radeon_bo_va *bo_va;
485 486 487 488 489 490 491
		int r;

		fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
		if (unlikely(!fpriv)) {
			return -ENOMEM;
		}

492 493 494 495 496 497 498 499 500
		radeon_vm_init(rdev, &fpriv->vm);

		/* map the ib pool buffer read only into
		 * virtual address space */
		bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
					 rdev->ring_tmp_bo.bo);
		r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
					  RADEON_VM_PAGE_READABLE |
					  RADEON_VM_PAGE_SNOOPED);
501 502 503 504 505 506 507 508
		if (r) {
			radeon_vm_fini(rdev, &fpriv->vm);
			kfree(fpriv);
			return r;
		}

		file_priv->driver_priv = fpriv;
	}
509 510 511
	return 0;
}

A
Alex Deucher 已提交
512 513 514 515 516 517 518 519
/**
 * radeon_driver_postclose_kms - drm callback for post close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device post close, tear down vm on cayman+ (all asics).
 */
520 521 522
void radeon_driver_postclose_kms(struct drm_device *dev,
				 struct drm_file *file_priv)
{
523 524 525 526 527
	struct radeon_device *rdev = dev->dev_private;

	/* new gpu have virtual address space support */
	if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
		struct radeon_fpriv *fpriv = file_priv->driver_priv;
528 529 530 531 532 533 534 535 536 537 538
		struct radeon_bo_va *bo_va;
		int r;

		r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
		if (!r) {
			bo_va = radeon_vm_bo_find(&fpriv->vm,
						  rdev->ring_tmp_bo.bo);
			if (bo_va)
				radeon_vm_bo_rmv(rdev, bo_va);
			radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
		}
539 540 541 542 543

		radeon_vm_fini(rdev, &fpriv->vm);
		kfree(fpriv);
		file_priv->driver_priv = NULL;
	}
544 545
}

A
Alex Deucher 已提交
546 547 548 549 550 551 552 553 554
/**
 * radeon_driver_preclose_kms - drm callback for pre close
 *
 * @dev: drm dev pointer
 * @file_priv: drm file
 *
 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
 * (all asics).
 */
555 556 557
void radeon_driver_preclose_kms(struct drm_device *dev,
				struct drm_file *file_priv)
{
558 559 560
	struct radeon_device *rdev = dev->dev_private;
	if (rdev->hyperz_filp == file_priv)
		rdev->hyperz_filp = NULL;
561 562
	if (rdev->cmask_filp == file_priv)
		rdev->cmask_filp = NULL;
C
Christian König 已提交
563
	radeon_uvd_free_handles(rdev, file_priv);
564 565 566 567 568
}

/*
 * VBlank related functions.
 */
A
Alex Deucher 已提交
569 570 571 572 573 574 575 576 577
/**
 * radeon_get_vblank_counter_kms - get frame count
 *
 * @dev: drm dev pointer
 * @crtc: crtc to get the frame count from
 *
 * Gets the frame count on the requested crtc (all asics).
 * Returns frame count on success, -EINVAL on failure.
 */
578 579
u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
{
580 581
	struct radeon_device *rdev = dev->dev_private;

582
	if (crtc < 0 || crtc >= rdev->num_crtc) {
583 584 585 586 587
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

	return radeon_get_vblank_counter(rdev, crtc);
588 589
}

A
Alex Deucher 已提交
590 591 592 593 594 595 596 597 598
/**
 * radeon_enable_vblank_kms - enable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to enable vblank interrupt for
 *
 * Enable the interrupt on the requested crtc (all asics).
 * Returns 0 on success, -EINVAL on failure.
 */
599 600
int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
{
601
	struct radeon_device *rdev = dev->dev_private;
602 603
	unsigned long irqflags;
	int r;
604

605
	if (crtc < 0 || crtc >= rdev->num_crtc) {
606 607 608 609
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

610
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
611
	rdev->irq.crtc_vblank_int[crtc] = true;
612 613 614
	r = radeon_irq_set(rdev);
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
	return r;
615 616
}

A
Alex Deucher 已提交
617 618 619 620 621 622 623 624
/**
 * radeon_disable_vblank_kms - disable vblank interrupt
 *
 * @dev: drm dev pointer
 * @crtc: crtc to disable vblank interrupt for
 *
 * Disable the interrupt on the requested crtc (all asics).
 */
625 626
void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
{
627
	struct radeon_device *rdev = dev->dev_private;
628
	unsigned long irqflags;
629

630
	if (crtc < 0 || crtc >= rdev->num_crtc) {
631 632 633 634
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return;
	}

635
	spin_lock_irqsave(&rdev->irq.lock, irqflags);
636 637
	rdev->irq.crtc_vblank_int[crtc] = false;
	radeon_irq_set(rdev);
638
	spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
639 640
}

A
Alex Deucher 已提交
641 642 643 644 645 646 647 648 649 650 651 652 653
/**
 * radeon_get_vblank_timestamp_kms - get vblank timestamp
 *
 * @dev: drm dev pointer
 * @crtc: crtc to get the timestamp for
 * @max_error: max error
 * @vblank_time: time value
 * @flags: flags passed to the driver
 *
 * Gets the timestamp on the requested crtc based on the
 * scanout position.  (all asics).
 * Returns postive status flags on success, negative error on failure.
 */
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
				    int *max_error,
				    struct timeval *vblank_time,
				    unsigned flags)
{
	struct drm_crtc *drmcrtc;
	struct radeon_device *rdev = dev->dev_private;

	if (crtc < 0 || crtc >= dev->num_crtcs) {
		DRM_ERROR("Invalid crtc %d\n", crtc);
		return -EINVAL;
	}

	/* Get associated drm_crtc: */
	drmcrtc = &rdev->mode_info.crtcs[crtc]->base;

	/* Helper routine in DRM core does all the work: */
	return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
						     vblank_time, flags,
						     drmcrtc);
}
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714

#define KMS_INVALID_IOCTL(name)						\
int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
{									\
	DRM_ERROR("invalid ioctl with kms %s\n", __func__);		\
	return -EINVAL;							\
}

/*
 * All these ioctls are invalid in kms world.
 */
KMS_INVALID_IOCTL(radeon_cp_init_kms)
KMS_INVALID_IOCTL(radeon_cp_start_kms)
KMS_INVALID_IOCTL(radeon_cp_stop_kms)
KMS_INVALID_IOCTL(radeon_cp_reset_kms)
KMS_INVALID_IOCTL(radeon_cp_idle_kms)
KMS_INVALID_IOCTL(radeon_cp_resume_kms)
KMS_INVALID_IOCTL(radeon_engine_reset_kms)
KMS_INVALID_IOCTL(radeon_fullscreen_kms)
KMS_INVALID_IOCTL(radeon_cp_swap_kms)
KMS_INVALID_IOCTL(radeon_cp_clear_kms)
KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
KMS_INVALID_IOCTL(radeon_cp_indices_kms)
KMS_INVALID_IOCTL(radeon_cp_texture_kms)
KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
KMS_INVALID_IOCTL(radeon_cp_flip_kms)
KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
KMS_INVALID_IOCTL(radeon_mem_free_kms)
KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
KMS_INVALID_IOCTL(radeon_irq_emit_kms)
KMS_INVALID_IOCTL(radeon_irq_wait_kms)
KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
KMS_INVALID_IOCTL(radeon_surface_free_kms)


R
Rob Clark 已提交
715
const struct drm_ioctl_desc radeon_ioctls_kms[] = {
716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
	DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
743
	/* KMS */
744 745 746 747
	DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
748 749
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
750 751 752 753 754 755 756
	DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
757 758
};
int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);