irq_vectors.h 4.2 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_IRQ_VECTORS_H
#define _ASM_X86_IRQ_VECTORS_H
3

S
Shaohua Li 已提交
4
#include <linux/threads.h>
I
Ingo Molnar 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * Linux IRQ vector layout.
 *
 * There are 256 IDT entries (per CPU - each entry is 8 bytes) which can
 * be defined by Linux. They are used as a jump table by the CPU when a
 * given vector is triggered - by a CPU-external, CPU-internal or
 * software-triggered event.
 *
 * Linux sets the kernel code address each entry jumps to early during
 * bootup, and never changes them. This is the general layout of the
 * IDT entries:
 *
 *  Vectors   0 ...  31 : system traps and exceptions - hardcoded events
 *  Vectors  32 ... 127 : device interrupts
 *  Vector  128         : legacy int80 syscall interface
20
 *  Vectors 129 ... INVALIDATE_TLB_VECTOR_START-1 except 204 : device interrupts
21
 *  Vectors INVALIDATE_TLB_VECTOR_START ... 255 : special interrupts
I
Ingo Molnar 已提交
22 23 24 25 26 27 28
 *
 * 64-bit x86 has per CPU IDT tables, 32-bit has one shared IDT table.
 *
 * This file enumerates the exact layout of them:
 */

#define NMI_VECTOR			0x02
A
Andi Kleen 已提交
29
#define MCE_VECTOR			0x12
30 31

/*
32 33
 * IDT vectors usable for external interrupt sources start at 0x20.
 * (0x80 is the syscall vector, 0x30-0x3f are for ISA)
34
 */
35 36 37 38 39 40 41 42 43 44 45 46 47
#define FIRST_EXTERNAL_VECTOR		0x20
/*
 * We start allocating at 0x21 to spread out vectors evenly between
 * priority levels. (0x80 is the syscall vector)
 */
#define VECTOR_OFFSET_START		1

/*
 * Reserve the lowest usable vector (and hence lowest priority)  0x20 for
 * triggering cleanup after irq migration. 0x21-0x2f will still be used
 * for device interrupts.
 */
#define IRQ_MOVE_CLEANUP_VECTOR		FIRST_EXTERNAL_VECTOR
48

49
#define IA32_SYSCALL_VECTOR		0x80
50 51

/*
52
 * Vectors 0x30-0x3f are used for ISA interrupts.
53
 *   round up to the next 16-vector boundary
54
 */
55
#define ISA_IRQ_VECTOR(irq)		(((FIRST_EXTERNAL_VECTOR + 16) & ~15) + irq)
56 57 58 59 60 61 62 63

/*
 * Special IRQ vectors used by the SMP architecture, 0xf0-0xff
 *
 *  some of the following vectors are 'rare', they are merged
 *  into a single vector (CALL_FUNCTION_VECTOR) to save vector space.
 *  TLB, reschedule and local APIC vectors are performance-critical.
 */
T
Tejun Heo 已提交
64

65
#define SPURIOUS_APIC_VECTOR		0xff
66 67 68 69 70 71 72
/*
 * Sanity check
 */
#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
# error SPURIOUS_APIC_VECTOR definition error
#endif

73 74 75 76 77
#define ERROR_APIC_VECTOR		0xfe
#define RESCHEDULE_VECTOR		0xfd
#define CALL_FUNCTION_VECTOR		0xfc
#define CALL_FUNCTION_SINGLE_VECTOR	0xfb
#define THERMAL_APIC_VECTOR		0xfa
78
#define THRESHOLD_APIC_VECTOR		0xf9
79
#define REBOOT_VECTOR			0xf8
80

I
Ingo Molnar 已提交
81
/*
82
 * Generic system vector for platform specific use
I
Ingo Molnar 已提交
83
 */
S
Shaohua Li 已提交
84
#define X86_PLATFORM_IPI_VECTOR		0xf7
I
Ingo Molnar 已提交
85

86
/*
87
 * IRQ work vector:
88
 */
S
Shaohua Li 已提交
89
#define IRQ_WORK_VECTOR			0xf6
90

S
Shaohua Li 已提交
91
#define UV_BAU_MESSAGE			0xf5
92
#define DEFERRED_ERROR_VECTOR		0xf4
93

94 95
/* Vector on which hypervisor callbacks will be delivered */
#define HYPERVISOR_CALLBACK_VECTOR	0xf3
S
Shaohua Li 已提交
96

97 98 99
/* Vector for KVM to deliver posted interrupt IPI */
#ifdef CONFIG_HAVE_KVM
#define POSTED_INTR_VECTOR		0xf2
100 101
#define POSTED_INTR_WAKEUP_VECTOR	0xf1
#define POSTED_INTR_NESTED_VECTOR	0xf0
102 103
#endif

S
Shaohua Li 已提交
104 105 106 107 108 109 110
/*
 * Local APIC timer IRQ vector is on a different priority level,
 * to work around the 'lost local interrupt if more than 2 IRQ
 * sources per level' errata.
 */
#define LOCAL_TIMER_VECTOR		0xef

I
Ingo Molnar 已提交
111
#define NR_VECTORS			 256
112

113 114 115 116 117 118
#ifdef CONFIG_X86_LOCAL_APIC
#define FIRST_SYSTEM_VECTOR		LOCAL_TIMER_VECTOR
#else
#define FIRST_SYSTEM_VECTOR		NR_VECTORS
#endif

I
Ingo Molnar 已提交
119
#define FPU_IRQ				  13
120

121 122 123 124 125 126 127 128 129 130 131
/*
 * Size the maximum number of interrupts.
 *
 * If the irq_desc[] array has a sparse layout, we can size things
 * generously - it scales up linearly with the maximum number of CPUs,
 * and the maximum number of IO-APICs, whichever is higher.
 *
 * In other cases we size more conservatively, to not create too large
 * static arrays.
 */

132
#define NR_IRQS_LEGACY			16
Y
Yinghai Lu 已提交
133

134 135
#define CPU_VECTOR_LIMIT		(64 * NR_CPUS)
#define IO_APIC_VECTOR_LIMIT		(32 * MAX_IO_APICS)
136

137 138
#if defined(CONFIG_X86_IO_APIC) && defined(CONFIG_PCI_MSI)
#define NR_IRQS						\
139 140 141
	(CPU_VECTOR_LIMIT > IO_APIC_VECTOR_LIMIT ?	\
		(NR_VECTORS + CPU_VECTOR_LIMIT)  :	\
		(NR_VECTORS + IO_APIC_VECTOR_LIMIT))
142 143 144 145 146 147
#elif defined(CONFIG_X86_IO_APIC)
#define	NR_IRQS				(NR_VECTORS + IO_APIC_VECTOR_LIMIT)
#elif defined(CONFIG_PCI_MSI)
#define NR_IRQS				(NR_VECTORS + CPU_VECTOR_LIMIT)
#else
#define NR_IRQS				NR_IRQS_LEGACY
148
#endif
149

H
H. Peter Anvin 已提交
150
#endif /* _ASM_X86_IRQ_VECTORS_H */