amd.c 22.3 KB
Newer Older
1
#include <linux/export.h>
L
Linus Torvalds 已提交
2 3
#include <linux/init.h>
#include <linux/bitops.h>
4
#include <linux/elf.h>
L
Linus Torvalds 已提交
5
#include <linux/mm.h>
Y
Yinghai Lu 已提交
6

A
Alan Cox 已提交
7
#include <linux/io.h>
8
#include <linux/sched.h>
L
Linus Torvalds 已提交
9
#include <asm/processor.h>
10
#include <asm/apic.h>
11
#include <asm/cpu.h>
12
#include <asm/pci-direct.h>
L
Linus Torvalds 已提交
13

Y
Yinghai Lu 已提交
14 15 16 17 18
#ifdef CONFIG_X86_64
# include <asm/mmconfig.h>
# include <asm/cacheflush.h>
#endif

L
Linus Torvalds 已提交
19 20
#include "cpu.h"

21 22 23 24 25
static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
{
	u32 gprs[8] = { 0 };
	int err;

26 27
	WARN_ONCE((boot_cpu_data.x86 != 0xf),
		  "%s should only be used on K8!\n", __func__);
28 29 30 31 32 33 34 35 36 37 38 39 40 41 42

	gprs[1] = msr;
	gprs[7] = 0x9c5a203a;

	err = rdmsr_safe_regs(gprs);

	*p = gprs[0] | ((u64)gprs[2] << 32);

	return err;
}

static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
{
	u32 gprs[8] = { 0 };

43 44
	WARN_ONCE((boot_cpu_data.x86 != 0xf),
		  "%s should only be used on K8!\n", __func__);
45 46 47 48 49 50 51 52 53

	gprs[0] = (u32)val;
	gprs[1] = msr;
	gprs[2] = val >> 32;
	gprs[7] = 0x9c5a203a;

	return wrmsr_safe_regs(gprs);
}

54
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
55 56 57 58 59 60
/*
 *	B step AMD K6 before B 9730xxxx have hardware bugs that can cause
 *	misexecution of code under Linux. Owners of such processors should
 *	contact AMD for precise details and a CPU swap.
 *
 *	See	http://www.multimania.com/poulot/k6bug.html
61 62
 *	and	section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
 *		(Publication # 21266  Issue Date: August 1998)
L
Linus Torvalds 已提交
63 64 65 66 67
 *
 *	The following test is erm.. interesting. AMD neglected to up
 *	the chip setting when fixing the bug but they also tweaked some
 *	performance at the same time..
 */
68

69 70
extern __visible void vide(void);
__asm__(".globl vide\n\t.align 4\nvide: ret");
L
Linus Torvalds 已提交
71

72
static void init_amd_k5(struct cpuinfo_x86 *c)
73 74 75 76 77 78 79 80 81 82 83
{
/*
 * General Systems BIOSen alias the cpu frequency registers
 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
 * drivers subsequently pokes it, and changes the CPU speed.
 * Workaround : Remove the unneeded alias.
 */
#define CBAR		(0xfffc) /* Configuration Base Address  (32-bit) */
#define CBAR_ENB	(0x80000000)
#define CBAR_KEY	(0X000000CB)
	if (c->x86_model == 9 || c->x86_model == 10) {
A
Alan Cox 已提交
84 85
		if (inl(CBAR) & CBAR_ENB)
			outl(0 | CBAR_KEY, CBAR);
86 87 88 89
	}
}


90
static void init_amd_k6(struct cpuinfo_x86 *c)
91 92
{
	u32 l, h;
93
	int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125

	if (c->x86_model < 6) {
		/* Based on AMD doc 20734R - June 2000 */
		if (c->x86_model == 0) {
			clear_cpu_cap(c, X86_FEATURE_APIC);
			set_cpu_cap(c, X86_FEATURE_PGE);
		}
		return;
	}

	if (c->x86_model == 6 && c->x86_mask == 1) {
		const int K6_BUG_LOOP = 1000000;
		int n;
		void (*f_vide)(void);
		unsigned long d, d2;

		printk(KERN_INFO "AMD K6 stepping B detected - ");

		/*
		 * It looks like AMD fixed the 2.6.2 bug and improved indirect
		 * calls at the same time.
		 */

		n = K6_BUG_LOOP;
		f_vide = vide;
		rdtscl(d);
		while (n--)
			f_vide();
		rdtscl(d2);
		d = d2-d;

		if (d > 20*K6_BUG_LOOP)
A
Alan Cox 已提交
126 127
			printk(KERN_CONT
				"system stability may be impaired when more than 32 MB are used.\n");
128
		else
A
Alan Cox 已提交
129
			printk(KERN_CONT "probably OK (after B9730xxxx).\n");
130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
	}

	/* K6 with old style WHCR */
	if (c->x86_model < 8 ||
	   (c->x86_model == 8 && c->x86_mask < 8)) {
		/* We can only write allocate on the low 508Mb */
		if (mbytes > 508)
			mbytes = 508;

		rdmsr(MSR_K6_WHCR, l, h);
		if ((l&0x0000FFFF) == 0) {
			unsigned long flags;
			l = (1<<0)|((mbytes/4)<<1);
			local_irq_save(flags);
			wbinvd();
			wrmsr(MSR_K6_WHCR, l, h);
			local_irq_restore(flags);
			printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
				mbytes);
		}
		return;
	}

	if ((c->x86_model == 8 && c->x86_mask > 7) ||
	     c->x86_model == 9 || c->x86_model == 13) {
		/* The more serious chips .. */

		if (mbytes > 4092)
			mbytes = 4092;

		rdmsr(MSR_K6_WHCR, l, h);
		if ((l&0xFFFF0000) == 0) {
			unsigned long flags;
			l = ((mbytes>>2)<<22)|(1<<16);
			local_irq_save(flags);
			wbinvd();
			wrmsr(MSR_K6_WHCR, l, h);
			local_irq_restore(flags);
			printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
				mbytes);
		}

		return;
	}

	if (c->x86_model == 10) {
		/* AMD Geode LX is model 10 */
		/* placeholder for any needed mods */
		return;
	}
}

182
static void amd_k7_smp_check(struct cpuinfo_x86 *c)
183 184
{
	/* calling is from identify_secondary_cpu() ? */
185
	if (!c->cpu_index)
186 187 188 189 190 191 192 193 194
		return;

	/*
	 * Certain Athlons might work (for various values of 'work') in SMP
	 * but they are not certified as MP capable.
	 */
	/* Athlon 660/661 is valid. */
	if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
	    (c->x86_mask == 1)))
195
		return;
196 197 198

	/* Duron 670 is valid */
	if ((c->x86_model == 7) && (c->x86_mask == 0))
199
		return;
200 201 202 203 204 205 206 207 208 209 210 211

	/*
	 * Athlon 662, Duron 671, and Athlon >model 7 have capability
	 * bit. It's worth noting that the A5 stepping (662) of some
	 * Athlon XP's have the MP bit set.
	 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
	 * more.
	 */
	if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
	    ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
	     (c->x86_model > 7))
		if (cpu_has_mp)
212
			return;
213 214 215 216 217 218 219 220

	/* If we get here, not a certified SMP capable AMD system. */

	/*
	 * Don't taint if we are running SMP kernel on a single non-MP
	 * approved Athlon
	 */
	WARN_ONCE(1, "WARNING: This combination of AMD"
221
		" processors is not suitable for SMP.\n");
222
	add_taint(TAINT_UNSAFE_SMP, LOCKDEP_NOW_UNRELIABLE);
223 224
}

225
static void init_amd_k7(struct cpuinfo_x86 *c)
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
{
	u32 l, h;

	/*
	 * Bit 15 of Athlon specific MSR 15, needs to be 0
	 * to enable SSE on Palomino/Morgan/Barton CPU's.
	 * If the BIOS didn't enable it already, enable it here.
	 */
	if (c->x86_model >= 6 && c->x86_model <= 10) {
		if (!cpu_has(c, X86_FEATURE_XMM)) {
			printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
			rdmsr(MSR_K7_HWCR, l, h);
			l &= ~0x00008000;
			wrmsr(MSR_K7_HWCR, l, h);
			set_cpu_cap(c, X86_FEATURE_XMM);
		}
	}

	/*
	 * It's been determined by AMD that Athlons since model 8 stepping 1
	 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
	 * As per AMD technical note 27212 0.2
	 */
	if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
		rdmsr(MSR_K7_CLK_CTL, l, h);
		if ((l & 0xfff00000) != 0x20000000) {
A
Alan Cox 已提交
252 253 254
			printk(KERN_INFO
			    "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
					l, ((l & 0x000fffff)|0x20000000));
255 256 257 258 259
			wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
		}
	}

	set_cpu_cap(c, X86_FEATURE_K7);
260 261

	amd_k7_smp_check(c);
262
}
263 264
#endif

265
#ifdef CONFIG_NUMA
266 267 268 269
/*
 * To workaround broken NUMA config.  Read the comment in
 * srat_detect_node().
 */
270
static int nearby_node(int apicid)
271 272 273 274
{
	int i, node;

	for (i = apicid - 1; i >= 0; i--) {
275
		node = __apicid_to_node[i];
276 277 278 279
		if (node != NUMA_NO_NODE && node_online(node))
			return node;
	}
	for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
280
		node = __apicid_to_node[i];
281 282 283 284 285 286
		if (node != NUMA_NO_NODE && node_online(node))
			return node;
	}
	return first_node(node_online_map); /* Shouldn't happen */
}
#endif
287

288
/*
289 290 291
 * Fixup core topology information for
 * (1) AMD multi-node processors
 *     Assumption: Number of cores in each internal node is the same.
292
 * (2) AMD processors supporting compute units
293 294
 */
#ifdef CONFIG_X86_HT
295
static void amd_get_topology(struct cpuinfo_x86 *c)
296
{
297
	u32 nodes, cores_per_cu = 1;
298
	u8 node_id;
299 300
	int cpu = smp_processor_id();

301
	/* get information required for multi-node processors */
A
Andreas Herrmann 已提交
302
	if (cpu_has_topoext) {
303 304 305 306 307 308 309 310 311
		u32 eax, ebx, ecx, edx;

		cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
		nodes = ((ecx >> 8) & 7) + 1;
		node_id = ecx & 7;

		/* get compute unit information */
		smp_num_siblings = ((ebx >> 8) & 3) + 1;
		c->compute_unit_id = ebx & 0xff;
312
		cores_per_cu += ((ebx >> 8) & 3);
313
	} else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
314 315
		u64 value;

316 317 318 319
		rdmsrl(MSR_FAM10H_NODE_ID, value);
		nodes = ((value >> 3) & 7) + 1;
		node_id = value & 7;
	} else
320 321
		return;

322 323
	/* fixup multi-node processor information */
	if (nodes > 1) {
324
		u32 cores_per_node;
325
		u32 cus_per_node;
326

327 328
		set_cpu_cap(c, X86_FEATURE_AMD_DCM);
		cores_per_node = c->x86_max_cores / nodes;
329
		cus_per_node = cores_per_node / cores_per_cu;
330

331 332
		/* store NodeID, use llc_shared_map to store sibling info */
		per_cpu(cpu_llc_id, cpu) = node_id;
333

334
		/* core id has to be in the [0 .. cores_per_node - 1] range */
335 336
		c->cpu_core_id %= cores_per_node;
		c->compute_unit_id %= cus_per_node;
337
	}
338 339 340
}
#endif

341
/*
342
 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
343 344
 * Assumes number of cores is a power of two.
 */
345
static void amd_detect_cmp(struct cpuinfo_x86 *c)
346 347 348
{
#ifdef CONFIG_X86_HT
	unsigned bits;
349
	int cpu = smp_processor_id();
350 351 352 353 354 355

	bits = c->x86_coreid_bits;
	/* Low order bits define the core id (index of core in socket) */
	c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
	/* Convert the initial APIC ID into the socket ID */
	c->phys_proc_id = c->initial_apicid >> bits;
356 357
	/* use socket ID also for last level cache */
	per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
358
	amd_get_topology(c);
359 360 361
#endif
}

362
u16 amd_get_nb_id(int cpu)
363
{
364
	u16 id = 0;
365 366 367 368 369 370 371
#ifdef CONFIG_SMP
	id = per_cpu(cpu_llc_id, cpu);
#endif
	return id;
}
EXPORT_SYMBOL_GPL(amd_get_nb_id);

372
static void srat_detect_node(struct cpuinfo_x86 *c)
373
{
374
#ifdef CONFIG_NUMA
375 376
	int cpu = smp_processor_id();
	int node;
377
	unsigned apicid = c->apicid;
378

379 380 381
	node = numa_cpu_node(cpu);
	if (node == NUMA_NO_NODE)
		node = per_cpu(cpu_llc_id, cpu);
382

383
	/*
384 385 386
	 * On multi-fabric platform (e.g. Numascale NumaChip) a
	 * platform-specific handler needs to be called to fixup some
	 * IDs of the CPU.
387
	 */
388
	if (x86_cpuinit.fixup_cpu_id)
389 390
		x86_cpuinit.fixup_cpu_id(c, node);

391
	if (!node_online(node)) {
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
		/*
		 * Two possibilities here:
		 *
		 * - The CPU is missing memory and no node was created.  In
		 *   that case try picking one from a nearby CPU.
		 *
		 * - The APIC IDs differ from the HyperTransport node IDs
		 *   which the K8 northbridge parsing fills in.  Assume
		 *   they are all increased by a constant offset, but in
		 *   the same order as the HT nodeids.  If that doesn't
		 *   result in a usable node fall back to the path for the
		 *   previous case.
		 *
		 * This workaround operates directly on the mapping between
		 * APIC ID and NUMA node, assuming certain relationship
		 * between APIC ID, HT node ID and NUMA topology.  As going
		 * through CPU mapping may alter the outcome, directly
		 * access __apicid_to_node[].
		 */
411 412 413
		int ht_nodeid = c->initial_apicid;

		if (ht_nodeid >= 0 &&
414 415
		    __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
			node = __apicid_to_node[ht_nodeid];
416 417 418 419 420 421 422 423
		/* Pick a nearby node */
		if (!node_online(node))
			node = nearby_node(apicid);
	}
	numa_set_node(cpu, node);
#endif
}

424
static void early_init_amd_mc(struct cpuinfo_x86 *c)
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
{
#ifdef CONFIG_X86_HT
	unsigned bits, ecx;

	/* Multi core CPU? */
	if (c->extended_cpuid_level < 0x80000008)
		return;

	ecx = cpuid_ecx(0x80000008);

	c->x86_max_cores = (ecx & 0xff) + 1;

	/* CPU telling us the core id bits shift? */
	bits = (ecx >> 12) & 0xF;

	/* Otherwise recompute */
	if (bits == 0) {
		while ((1 << bits) < c->x86_max_cores)
			bits++;
	}

	c->x86_coreid_bits = bits;
#endif
}

450
static void bsp_init_amd(struct cpuinfo_x86 *c)
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
{
	if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {

		if (c->x86 > 0x10 ||
		    (c->x86 == 0x10 && c->x86_model >= 0x2)) {
			u64 val;

			rdmsrl(MSR_K7_HWCR, val);
			if (!(val & BIT(24)))
				printk(KERN_WARNING FW_BUG "TSC doesn't count "
					"with P0 frequency!\n");
		}
	}

	if (c->x86 == 0x15) {
		unsigned long upperbit;
		u32 cpuid, assoc;

		cpuid	 = cpuid_edx(0x80000005);
		assoc	 = cpuid >> 16 & 0xff;
		upperbit = ((cpuid >> 24) << 10) / assoc;

		va_align.mask	  = (upperbit - 1) & PAGE_MASK;
		va_align.flags    = ALIGN_VA_32 | ALIGN_VA_64;
	}
}

478
static void early_init_amd(struct cpuinfo_x86 *c)
479
{
480 481
	early_init_amd_mc(c);

482 483 484 485 486
	/*
	 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
	 * with P/T states and does not stop in deep C-states
	 */
	if (c->x86_power & (1 << 8)) {
487
		set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
488
		set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
489 490
		if (!check_tsc_unstable())
			sched_clock_stable = 1;
491
	}
492

493 494 495
#ifdef CONFIG_X86_64
	set_cpu_cap(c, X86_FEATURE_SYSCALL32);
#else
496
	/*  Set MTRR capability flag if appropriate */
497 498 499 500 501
	if (c->x86 == 5)
		if (c->x86_model == 13 || c->x86_model == 9 ||
		    (c->x86_model == 8 && c->x86_mask >= 8))
			set_cpu_cap(c, X86_FEATURE_K6_MTRR);
#endif
502 503
#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
	/* check CPU config space for extended APIC ID */
504
	if (cpu_has_apic && c->x86 >= 0xf) {
505 506 507 508 509 510
		unsigned int val;
		val = read_pci_config(0, 24, 0, 0x68);
		if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
			set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
	}
#endif
511 512 513 514 515 516 517 518 519 520

	/* F16h erratum 793, CVE-2013-6885 */
	if (c->x86 == 0x16 && c->x86_model <= 0xf) {
		u64 val;

		rdmsrl(MSR_AMD64_LS_CFG, val);
		if (!(val & BIT(15)))
			wrmsrl(MSR_AMD64_LS_CFG, val | BIT(15));
	}

521 522
}

523
static const int amd_erratum_383[];
524
static const int amd_erratum_400[];
525
static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
526

527
static void init_amd(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
528
{
529
	u32 dummy;
530
	unsigned long long value;
531

B
Boris Ostrovsky 已提交
532
#ifdef CONFIG_SMP
533 534
	/*
	 * Disable TLB flush filter by setting HWCR.FFDIS on K8
535 536 537 538 539
	 * bit 6 of msr C001_0015
	 *
	 * Errata 63 for SH-B3 steppings
	 * Errata 122 for all steppings (F+ have it disabled by default)
	 */
540
	if (c->x86 == 0xf) {
541 542 543 544 545 546
		rdmsrl(MSR_K7_HWCR, value);
		value |= 1 << 6;
		wrmsrl(MSR_K7_HWCR, value);
	}
#endif

547 548
	early_init_amd(c);

549 550
	/*
	 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
551
	 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
552
	 */
553
	clear_cpu_cap(c, 0*32+31);
554

555 556 557 558 559 560
#ifdef CONFIG_X86_64
	/* On C+ stepping K8 rep microcode works well for copy/memset */
	if (c->x86 == 0xf) {
		u32 level;

		level = cpuid_eax(1);
A
Alan Cox 已提交
561
		if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
562
			set_cpu_cap(c, X86_FEATURE_REP_GOOD);
563 564 565 566

		/*
		 * Some BIOSes incorrectly force this feature, but only K8
		 * revision D (model = 0x14) and later actually support it.
567
		 * (AMD Erratum #110, docId: 25759).
568
		 */
569
		if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
570
			clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
B
Boris Ostrovsky 已提交
571 572 573
			if (!rdmsrl_amd_safe(0xc001100d, &value)) {
				value &= ~(1ULL << 32);
				wrmsrl_amd_safe(0xc001100d, value);
574 575 576
			}
		}

577
	}
578
	if (c->x86 >= 0x10)
579
		set_cpu_cap(c, X86_FEATURE_REP_GOOD);
580 581 582

	/* get apicid instead of initial apic id from cpuid */
	c->apicid = hard_smp_processor_id();
583 584 585 586 587 588 589 590
#else

	/*
	 *	FIXME: We should handle the K5 here. Set up the write
	 *	range and also turn on MSR 83 bits 4 and 31 (write alloc,
	 *	no bus pipeline)
	 */

591 592
	switch (c->x86) {
	case 4:
593 594
		init_amd_k5(c);
		break;
595
	case 5:
596
		init_amd_k6(c);
L
Linus Torvalds 已提交
597
		break;
598 599
	case 6: /* An Athlon/Duron */
		init_amd_k7(c);
L
Linus Torvalds 已提交
600 601
		break;
	}
602 603 604 605

	/* K6s reports MCEs but don't actually have all the MSRs */
	if (c->x86 < 6)
		clear_cpu_cap(c, X86_FEATURE_MCE);
606
#endif
607

608
	/* Enable workaround for FXSAVE leak */
609
	if (c->x86 >= 6)
610
		set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
L
Linus Torvalds 已提交
611

612 613 614 615 616 617 618 619 620
	if (!c->x86_model_id[0]) {
		switch (c->x86) {
		case 0xf:
			/* Should distinguish Models here, but this is only
			   a fallback anyways. */
			strcpy(c->x86_model_id, "Hammer");
			break;
		}
	}
621

622 623 624 625 626
	/* re-enable TopologyExtensions if switched off by BIOS */
	if ((c->x86 == 0x15) &&
	    (c->x86_model >= 0x10) && (c->x86_model <= 0x1f) &&
	    !cpu_has(c, X86_FEATURE_TOPOEXT)) {

B
Boris Ostrovsky 已提交
627 628 629 630 631
		if (!rdmsrl_safe(0xc0011005, &value)) {
			value |= 1ULL << 54;
			wrmsrl_safe(0xc0011005, value);
			rdmsrl(0xc0011005, value);
			if (value & (1ULL << 54)) {
632 633 634 635 636 637 638
				set_cpu_cap(c, X86_FEATURE_TOPOEXT);
				printk(KERN_INFO FW_INFO "CPU: Re-enabling "
				  "disabled Topology Extensions Support\n");
			}
		}
	}

639 640 641 642 643 644 645
	/*
	 * The way access filter has a performance penalty on some workloads.
	 * Disable it on the affected CPUs.
	 */
	if ((c->x86 == 0x15) &&
	    (c->x86_model >= 0x02) && (c->x86_model < 0x20)) {

B
Boris Ostrovsky 已提交
646 647 648
		if (!rdmsrl_safe(0xc0011021, &value) && !(value & 0x1E)) {
			value |= 0x1E;
			wrmsrl_safe(0xc0011021, value);
649 650 651
		}
	}

652
	cpu_detect_cache_sizes(c);
653

654
	/* Multi core CPU? */
655
	if (c->extended_cpuid_level >= 0x80000008) {
656
		amd_detect_cmp(c);
657 658
		srat_detect_node(c);
	}
659

660
#ifdef CONFIG_X86_32
661
	detect_ht(c);
662
#endif
663

664
	init_amd_cacheinfo(c);
665

666
	if (c->x86 >= 0xf)
667
		set_cpu_cap(c, X86_FEATURE_K8);
668

669 670
	if (cpu_has_xmm2) {
		/* MFENCE stops RDTSC speculation */
671
		set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
672
	}
673 674 675 676 677 678 679 680 681 682

#ifdef CONFIG_X86_64
	if (c->x86 == 0x10) {
		/* do this for boot cpu */
		if (c == &boot_cpu_data)
			check_enable_amd_mmconf_dmi();

		fam10h_check_enable_mmcfg();
	}

683
	if (c == &boot_cpu_data && c->x86 >= 0xf) {
684 685 686 687 688 689 690 691
		unsigned long long tseg;

		/*
		 * Split up direct mapping around the TSEG SMM area.
		 * Don't do it for gbpages because there seems very little
		 * benefit in doing so.
		 */
		if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
692 693
			unsigned long pfn = tseg >> PAGE_SHIFT;

A
Alan Cox 已提交
694
			printk(KERN_DEBUG "tseg: %010llx\n", tseg);
695
			if (pfn_range_is_mapped(pfn, pfn + 1))
A
Alan Cox 已提交
696
				set_memory_4k((unsigned long)__va(tseg), 1);
697 698 699
		}
	}
#endif
700

701 702 703 704 705
	/*
	 * Family 0x12 and above processors have APIC timer
	 * running in deep C states.
	 */
	if (c->x86 > 0x11)
706
		set_cpu_cap(c, X86_FEATURE_ARAT);
707 708 709

	if (c->x86 == 0x10) {
		/*
710 711 712
		 * Disable GART TLB Walk Errors on Fam10h. We do this here
		 * because this is always needed when GART is enabled, even in a
		 * kernel which has no MCE support built in.
713 714 715 716 717 718
		 * BIOS should disable GartTlbWlk Errors themself. If
		 * it doesn't do it here as suggested by the BKDG.
		 *
		 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
		 */
		u64 mask;
719
		int err;
720

721 722 723
		err = rdmsrl_safe(MSR_AMD64_MCx_MASK(4), &mask);
		if (err == 0) {
			mask |= (1 << 10);
724
			wrmsrl_safe(MSR_AMD64_MCx_MASK(4), mask);
725
		}
726 727 728 729 730 731 732

		/*
		 * On family 10h BIOS may not have properly enabled WC+ support,
		 * causing it to be converted to CD memtype. This may result in
		 * performance degradation for certain nested-paging guests.
		 * Prevent this conversion by clearing bit 24 in
		 * MSR_AMD64_BU_CFG2.
733 734 735
		 *
		 * NOTE: we want to use the _safe accessors so as not to #GP kvm
		 * guests on older kvm hosts.
736
		 */
737 738 739 740

		rdmsrl_safe(MSR_AMD64_BU_CFG2, &value);
		value &= ~(1ULL << 24);
		wrmsrl_safe(MSR_AMD64_BU_CFG2, value);
741

742
		if (cpu_has_amd_erratum(c, amd_erratum_383))
743
			set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
744
	}
745

746
	if (cpu_has_amd_erratum(c, amd_erratum_400))
747 748
		set_cpu_bug(c, X86_BUG_AMD_APIC_C1E);

749
	rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
L
Linus Torvalds 已提交
750 751
}

752
#ifdef CONFIG_X86_32
753
static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
L
Linus Torvalds 已提交
754 755 756
{
	/* AMD errata T13 (order #21922) */
	if ((c->x86 == 6)) {
A
Alan Cox 已提交
757 758
		/* Duron Rev A0 */
		if (c->x86_model == 3 && c->x86_mask == 0)
L
Linus Torvalds 已提交
759
			size = 64;
A
Alan Cox 已提交
760
		/* Tbird rev A1/A2 */
L
Linus Torvalds 已提交
761
		if (c->x86_model == 4 &&
A
Alan Cox 已提交
762
			(c->x86_mask == 0 || c->x86_mask == 1))
L
Linus Torvalds 已提交
763 764 765 766
			size = 256;
	}
	return size;
}
767
#endif
L
Linus Torvalds 已提交
768

769
static void cpu_set_tlb_flushall_shift(struct cpuinfo_x86 *c)
770 771 772 773 774 775 776
{
	tlb_flushall_shift = 5;

	if (c->x86 <= 0x11)
		tlb_flushall_shift = 4;
}

777
static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
{
	u32 ebx, eax, ecx, edx;
	u16 mask = 0xfff;

	if (c->x86 < 0xf)
		return;

	if (c->extended_cpuid_level < 0x80000006)
		return;

	cpuid(0x80000006, &eax, &ebx, &ecx, &edx);

	tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
	tlb_lli_4k[ENTRIES] = ebx & mask;

	/*
	 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
	 * characteristics from the CPUID function 0x80000005 instead.
	 */
	if (c->x86 == 0xf) {
		cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
		mask = 0xff;
	}

	/* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
	if (!((eax >> 16) & mask)) {
		u32 a, b, c, d;

		cpuid(0x80000005, &a, &b, &c, &d);
		tlb_lld_2m[ENTRIES] = (a >> 16) & 0xff;
	} else {
		tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
	}

	/* a 4M entry uses two 2M entries */
	tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;

	/* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
	if (!(eax & mask)) {
		/* Erratum 658 */
		if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
			tlb_lli_2m[ENTRIES] = 1024;
		} else {
			cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
			tlb_lli_2m[ENTRIES] = eax & 0xff;
		}
	} else
		tlb_lli_2m[ENTRIES] = eax & mask;

	tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
828 829

	cpu_set_tlb_flushall_shift(c);
830 831
}

832
static const struct cpu_dev amd_cpu_dev = {
L
Linus Torvalds 已提交
833
	.c_vendor	= "AMD",
834
	.c_ident	= { "AuthenticAMD" },
835
#ifdef CONFIG_X86_32
836 837
	.legacy_models = {
		{ .family = 4, .model_names =
L
Linus Torvalds 已提交
838 839 840
		  {
			  [3] = "486 DX/2",
			  [7] = "486 DX/2-WB",
841 842
			  [8] = "486 DX/4",
			  [9] = "486 DX/4-WB",
L
Linus Torvalds 已提交
843
			  [14] = "Am5x86-WT",
844
			  [15] = "Am5x86-WB"
L
Linus Torvalds 已提交
845 846 847
		  }
		},
	},
848
	.legacy_cache_size = amd_size_cache,
849
#endif
850
	.c_early_init   = early_init_amd,
851
	.c_detect_tlb	= cpu_detect_tlb_amd,
852
	.c_bsp_init	= bsp_init_amd,
L
Linus Torvalds 已提交
853
	.c_init		= init_amd,
Y
Yinghai Lu 已提交
854
	.c_x86_vendor	= X86_VENDOR_AMD,
L
Linus Torvalds 已提交
855 856
};

Y
Yinghai Lu 已提交
857
cpu_dev_register(amd_cpu_dev);
858 859 860 861 862 863 864 865

/*
 * AMD errata checking
 *
 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
 * have an OSVW id assigned, which it takes as first argument. Both take a
 * variable number of family-specific model-stepping ranges created by
866
 * AMD_MODEL_RANGE().
867 868 869 870 871 872 873 874 875
 *
 * Example:
 *
 * const int amd_erratum_319[] =
 *	AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
 *			   AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
 *			   AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
 */

876 877 878 879 880 881 882 883 884
#define AMD_LEGACY_ERRATUM(...)		{ -1, __VA_ARGS__, 0 }
#define AMD_OSVW_ERRATUM(osvw_id, ...)	{ osvw_id, __VA_ARGS__, 0 }
#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
	((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
#define AMD_MODEL_RANGE_FAMILY(range)	(((range) >> 24) & 0xff)
#define AMD_MODEL_RANGE_START(range)	(((range) >> 12) & 0xfff)
#define AMD_MODEL_RANGE_END(range)	((range) & 0xfff)

static const int amd_erratum_400[] =
885
	AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
886 887
			    AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));

888
static const int amd_erratum_383[] =
889
	AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
890

891 892

static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
{
	int osvw_id = *erratum++;
	u32 range;
	u32 ms;

	if (osvw_id >= 0 && osvw_id < 65536 &&
	    cpu_has(cpu, X86_FEATURE_OSVW)) {
		u64 osvw_len;

		rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
		if (osvw_id < osvw_len) {
			u64 osvw_bits;

			rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
			    osvw_bits);
			return osvw_bits & (1ULL << (osvw_id & 0x3f));
		}
	}

	/* OSVW unavailable or ID unknown, match family-model-stepping range */
913
	ms = (cpu->x86_model << 4) | cpu->x86_mask;
914 915 916 917 918 919 920 921
	while ((range = *erratum++))
		if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
		    (ms >= AMD_MODEL_RANGE_START(range)) &&
		    (ms <= AMD_MODEL_RANGE_END(range)))
			return true;

	return false;
}