mmu.c 1.3 KB
Newer Older
J
Johannes Weiner 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * xtensa mmu stuff
 *
 * Extracted from init.c
 */
#include <linux/percpu.h>
#include <linux/init.h>
#include <linux/string.h>
#include <linux/slab.h>
#include <linux/cache.h>

#include <asm/tlb.h>
#include <asm/tlbflush.h>
#include <asm/mmu_context.h>
#include <asm/page.h>

void __init paging_init(void)
{
	memset(swapper_pg_dir, 0, PAGE_SIZE);
}

/*
 * Flush the mmu and reset associated register to default values.
 */
M
Max Filippov 已提交
25
void init_mmu(void)
J
Johannes Weiner 已提交
26
{
M
Max Filippov 已提交
27 28 29 30 31 32 33 34
#if !(XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY)
	/*
	 * Writing zeros to the instruction and data TLBCFG special
	 * registers ensure that valid values exist in the register.
	 *
	 * For existing PGSZID<w> fields, zero selects the first element
	 * of the page-size array.  For nonexistent PGSZID<w> fields,
	 * zero is the best value to write.  Also, when changing PGSZID<w>
J
Johannes Weiner 已提交
35 36 37 38
	 * fields, the corresponding TLB must be flushed.
	 */
	set_itlbcfg_register(0);
	set_dtlbcfg_register(0);
M
Max Filippov 已提交
39
#endif
M
Max Filippov 已提交
40
	local_flush_tlb_all();
J
Johannes Weiner 已提交
41 42 43

	/* Set rasid register to a known value. */

M
Max Filippov 已提交
44
	set_rasid_register(ASID_INSERT(ASID_USER_FIRST));
J
Johannes Weiner 已提交
45 46 47 48 49 50 51 52

	/* Set PTEVADDR special register to the start of the page
	 * table, which is in kernel mappable space (ie. not
	 * statically mapped).  This register's value is undefined on
	 * reset.
	 */
	set_ptevaddr_register(PGTABLE_START);
}