pmac.c 45.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Support for IDE interfaces on PowerMacs.
3
 *
L
Linus Torvalds 已提交
4 5 6 7
 * These IDE interfaces are memory-mapped and have a DBDMA channel
 * for doing DMA.
 *
 *  Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
8
 *  Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *  This program is free software; you can redistribute it and/or
 *  modify it under the terms of the GNU General Public License
 *  as published by the Free Software Foundation; either version
 *  2 of the License, or (at your option) any later version.
 *
 * Some code taken from drivers/ide/ide-dma.c:
 *
 *  Copyright (c) 1995-1998  Mark Lord
 *
 * TODO: - Use pre-calculated (kauai) timing tables all the time and
 * get rid of the "rounded" tables used previously, so we have the
 * same table format for all controllers and can then just have one
 * big table
 * 
 */
#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/ide.h>
#include <linux/notifier.h>
31
#include <linux/module.h>
L
Linus Torvalds 已提交
32 33 34 35 36
#include <linux/reboot.h>
#include <linux/pci.h>
#include <linux/adb.h>
#include <linux/pmu.h>
#include <linux/scatterlist.h>
37
#include <linux/slab.h>
L
Linus Torvalds 已提交
38 39 40 41 42 43 44 45 46 47 48 49

#include <asm/prom.h>
#include <asm/io.h>
#include <asm/dbdma.h>
#include <asm/ide.h>
#include <asm/pci-bridge.h>
#include <asm/machdep.h>
#include <asm/pmac_feature.h>
#include <asm/sections.h>
#include <asm/irq.h>
#include <asm/mediabay.h>

50 51
#define DRV_NAME "ide-pmac"

L
Linus Torvalds 已提交
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
#undef IDE_PMAC_DEBUG

#define DMA_WAIT_TIMEOUT	50

typedef struct pmac_ide_hwif {
	unsigned long			regbase;
	int				irq;
	int				kind;
	int				aapl_bus_id;
	unsigned			broken_dma : 1;
	unsigned			broken_dma_warn : 1;
	struct device_node*		node;
	struct macio_dev		*mdev;
	u32				timings[4];
	volatile u32 __iomem *		*kauai_fcr;
67 68
	ide_hwif_t			*hwif;

L
Linus Torvalds 已提交
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
	/* Those fields are duplicating what is in hwif. We currently
	 * can't use the hwif ones because of some assumptions that are
	 * beeing done by the generic code about the kind of dma controller
	 * and format of the dma table. This will have to be fixed though.
	 */
	volatile struct dbdma_regs __iomem *	dma_regs;
	struct dbdma_cmd*		dma_table_cpu;
} pmac_ide_hwif_t;

enum {
	controller_ohare,	/* OHare based */
	controller_heathrow,	/* Heathrow/Paddington */
	controller_kl_ata3,	/* KeyLargo ATA-3 */
	controller_kl_ata4,	/* KeyLargo ATA-4 */
	controller_un_ata6,	/* UniNorth2 ATA-6 */
	controller_k2_ata6,	/* K2 ATA-6 */
	controller_sh_ata6,	/* Shasta ATA-6 */
};

static const char* model_name[] = {
	"OHare ATA",		/* OHare based */
	"Heathrow ATA",		/* Heathrow/Paddington */
	"KeyLargo ATA-3",	/* KeyLargo ATA-3 (MDMA only) */
	"KeyLargo ATA-4",	/* KeyLargo ATA-4 (UDMA/66) */
	"UniNorth ATA-6",	/* UniNorth2 ATA-6 (UDMA/100) */
	"K2 ATA-6",		/* K2 ATA-6 (UDMA/100) */
	"Shasta ATA-6",		/* Shasta ATA-6 (UDMA/133) */
};

/*
 * Extra registers, both 32-bit little-endian
 */
#define IDE_TIMING_CONFIG	0x200
#define IDE_INTERRUPT		0x300

/* Kauai (U2) ATA has different register setup */
#define IDE_KAUAI_PIO_CONFIG	0x200
#define IDE_KAUAI_ULTRA_CONFIG	0x210
#define IDE_KAUAI_POLL_CONFIG	0x220

/*
 * Timing configuration register definitions
 */

/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
#define SYSCLK_TICKS(t)		(((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
#define SYSCLK_TICKS_66(t)	(((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
#define IDE_SYSCLK_NS		30	/* 33Mhz cell */
#define IDE_SYSCLK_66_NS	15	/* 66Mhz cell */

/* 133Mhz cell, found in shasta.
 * See comments about 100 Mhz Uninorth 2...
 * Note that PIO_MASK and MDMA_MASK seem to overlap
 */
#define TR_133_PIOREG_PIO_MASK		0xff000fff
#define TR_133_PIOREG_MDMA_MASK		0x00fff800
#define TR_133_UDMAREG_UDMA_MASK	0x0003ffff
#define TR_133_UDMAREG_UDMA_EN		0x00000001

/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
 * this one yet, it appears as a pci device (106b/0033) on uninorth
 * internal PCI bus and it's clock is controlled like gem or fw. It
 * appears to be an evolution of keylargo ATA4 with a timing register
 * extended to 2 32bits registers and a similar DBDMA channel. Other
 * registers seem to exist but I can't tell much about them.
 * 
 * So far, I'm using pre-calculated tables for this extracted from
 * the values used by the MacOS X driver.
 * 
 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
 * register controls the UDMA timings. At least, it seems bit 0
 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
 * cycle time in units of 10ns. Bits 8..15 are used by I don't
 * know their meaning yet
 */
#define TR_100_PIOREG_PIO_MASK		0xff000fff
#define TR_100_PIOREG_MDMA_MASK		0x00fff000
#define TR_100_UDMAREG_UDMA_MASK	0x0000ffff
#define TR_100_UDMAREG_UDMA_EN		0x00000001


/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
 * 40 connector cable and to 4 on 80 connector one.
 * Clock unit is 15ns (66Mhz)
 * 
 * 3 Values can be programmed:
 *  - Write data setup, which appears to match the cycle time. They
 *    also call it DIOW setup.
 *  - Ready to pause time (from spec)
 *  - Address setup. That one is weird. I don't see where exactly
 *    it fits in UDMA cycles, I got it's name from an obscure piece
 *    of commented out code in Darwin. They leave it to 0, we do as
 *    well, despite a comment that would lead to think it has a
 *    min value of 45ns.
 * Apple also add 60ns to the write data setup (or cycle time ?) on
 * reads.
 */
#define TR_66_UDMA_MASK			0xfff00000
#define TR_66_UDMA_EN			0x00100000 /* Enable Ultra mode for DMA */
#define TR_66_UDMA_ADDRSETUP_MASK	0xe0000000 /* Address setup */
#define TR_66_UDMA_ADDRSETUP_SHIFT	29
#define TR_66_UDMA_RDY2PAUS_MASK	0x1e000000 /* Ready 2 pause time */
#define TR_66_UDMA_RDY2PAUS_SHIFT	25
#define TR_66_UDMA_WRDATASETUP_MASK	0x01e00000 /* Write data setup time */
#define TR_66_UDMA_WRDATASETUP_SHIFT	21
#define TR_66_MDMA_MASK			0x000ffc00
#define TR_66_MDMA_RECOVERY_MASK	0x000f8000
#define TR_66_MDMA_RECOVERY_SHIFT	15
#define TR_66_MDMA_ACCESS_MASK		0x00007c00
#define TR_66_MDMA_ACCESS_SHIFT		10
#define TR_66_PIO_MASK			0x000003ff
#define TR_66_PIO_RECOVERY_MASK		0x000003e0
#define TR_66_PIO_RECOVERY_SHIFT	5
#define TR_66_PIO_ACCESS_MASK		0x0000001f
#define TR_66_PIO_ACCESS_SHIFT		0

/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
 * 
 * The access time and recovery time can be programmed. Some older
 * Darwin code base limit OHare to 150ns cycle time. I decided to do
 * the same here fore safety against broken old hardware ;)
 * The HalfTick bit, when set, adds half a clock (15ns) to the access
 * time and removes one from recovery. It's not supported on KeyLargo
 * implementation afaik. The E bit appears to be set for PIO mode 0 and
 * is used to reach long timings used in this mode.
 */
#define TR_33_MDMA_MASK			0x003ff800
#define TR_33_MDMA_RECOVERY_MASK	0x001f0000
#define TR_33_MDMA_RECOVERY_SHIFT	16
#define TR_33_MDMA_ACCESS_MASK		0x0000f800
#define TR_33_MDMA_ACCESS_SHIFT		11
#define TR_33_MDMA_HALFTICK		0x00200000
#define TR_33_PIO_MASK			0x000007ff
#define TR_33_PIO_E			0x00000400
#define TR_33_PIO_RECOVERY_MASK		0x000003e0
#define TR_33_PIO_RECOVERY_SHIFT	5
#define TR_33_PIO_ACCESS_MASK		0x0000001f
#define TR_33_PIO_ACCESS_SHIFT		0

/*
 * Interrupt register definitions
 */
#define IDE_INTR_DMA			0x80000000
#define IDE_INTR_DEVICE			0x40000000

/*
 * FCR Register on Kauai. Not sure what bit 0x4 is  ...
 */
#define KAUAI_FCR_UATA_MAGIC		0x00000004
#define KAUAI_FCR_UATA_RESET_N		0x00000002
#define KAUAI_FCR_UATA_ENABLE		0x00000001

/* Rounded Multiword DMA timings
 * 
 * I gave up finding a generic formula for all controller
 * types and instead, built tables based on timing values
 * used by Apple in Darwin's implementation.
 */
struct mdma_timings_t {
	int	accessTime;
	int	recoveryTime;
	int	cycleTime;
};

234
struct mdma_timings_t mdma_timings_33[] =
L
Linus Torvalds 已提交
235 236 237 238 239 240 241 242 243 244 245 246
{
    { 240, 240, 480 },
    { 180, 180, 360 },
    { 135, 135, 270 },
    { 120, 120, 240 },
    { 105, 105, 210 },
    {  90,  90, 180 },
    {  75,  75, 150 },
    {  75,  45, 120 },
    {   0,   0,   0 }
};

247
struct mdma_timings_t mdma_timings_33k[] =
L
Linus Torvalds 已提交
248 249 250 251 252 253 254 255 256 257 258 259
{
    { 240, 240, 480 },
    { 180, 180, 360 },
    { 150, 150, 300 },
    { 120, 120, 240 },
    {  90, 120, 210 },
    {  90,  90, 180 },
    {  90,  60, 150 },
    {  90,  30, 120 },
    {   0,   0,   0 }
};

260
struct mdma_timings_t mdma_timings_66[] =
L
Linus Torvalds 已提交
261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
{
    { 240, 240, 480 },
    { 180, 180, 360 },
    { 135, 135, 270 },
    { 120, 120, 240 },
    { 105, 105, 210 },
    {  90,  90, 180 },
    {  90,  75, 165 },
    {  75,  45, 120 },
    {   0,   0,   0 }
};

/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
struct {
	int	addrSetup; /* ??? */
	int	rdy2pause;
	int	wrDataSetup;
278
} kl66_udma_timings[] =
L
Linus Torvalds 已提交
279 280 281 282 283 284 285 286 287 288 289 290 291 292
{
    {   0, 180,  120 },	/* Mode 0 */
    {   0, 150,  90 },	/*      1 */
    {   0, 120,  60 },	/*      2 */
    {   0, 90,   45 },	/*      3 */
    {   0, 90,   30 }	/*      4 */
};

/* UniNorth 2 ATA/100 timings */
struct kauai_timing {
	int	cycle_time;
	u32	timing_reg;
};

293
static struct kauai_timing	kauai_pio_timings[] =
L
Linus Torvalds 已提交
294 295 296 297 298 299 300 301 302 303 304
{
	{ 930	, 0x08000fff },
	{ 600	, 0x08000a92 },
	{ 383	, 0x0800060f },
	{ 360	, 0x08000492 },
	{ 330	, 0x0800048f },
	{ 300	, 0x080003cf },
	{ 270	, 0x080003cc },
	{ 240	, 0x0800038b },
	{ 239	, 0x0800030c },
	{ 180	, 0x05000249 },
305 306
	{ 120	, 0x04000148 },
	{ 0	, 0 },
L
Linus Torvalds 已提交
307 308
};

309
static struct kauai_timing	kauai_mdma_timings[] =
L
Linus Torvalds 已提交
310 311 312 313 314 315 316 317 318 319 320 321 322
{
	{ 1260	, 0x00fff000 },
	{ 480	, 0x00618000 },
	{ 360	, 0x00492000 },
	{ 270	, 0x0038e000 },
	{ 240	, 0x0030c000 },
	{ 210	, 0x002cb000 },
	{ 180	, 0x00249000 },
	{ 150	, 0x00209000 },
	{ 120	, 0x00148000 },
	{ 0	, 0 },
};

323
static struct kauai_timing	kauai_udma_timings[] =
L
Linus Torvalds 已提交
324 325 326 327 328 329 330 331 332 333
{
	{ 120	, 0x000070c0 },
	{ 90	, 0x00005d80 },
	{ 60	, 0x00004a60 },
	{ 45	, 0x00003a50 },
	{ 30	, 0x00002a30 },
	{ 20	, 0x00002921 },
	{ 0	, 0 },
};

334
static struct kauai_timing	shasta_pio_timings[] =
L
Linus Torvalds 已提交
335 336 337 338 339 340 341 342 343 344 345
{
	{ 930	, 0x08000fff },
	{ 600	, 0x0A000c97 },
	{ 383	, 0x07000712 },
	{ 360	, 0x040003cd },
	{ 330	, 0x040003cd },
	{ 300	, 0x040003cd },
	{ 270	, 0x040003cd },
	{ 240	, 0x040003cd },
	{ 239	, 0x040003cd },
	{ 180	, 0x0400028b },
346 347
	{ 120	, 0x0400010a },
	{ 0	, 0 },
L
Linus Torvalds 已提交
348 349
};

350
static struct kauai_timing	shasta_mdma_timings[] =
L
Linus Torvalds 已提交
351 352 353 354 355 356 357 358 359 360 361 362 363
{
	{ 1260	, 0x00fff000 },
	{ 480	, 0x00820800 },
	{ 360	, 0x00820800 },
	{ 270	, 0x00820800 },
	{ 240	, 0x00820800 },
	{ 210	, 0x00820800 },
	{ 180	, 0x00820800 },
	{ 150	, 0x0028b000 },
	{ 120	, 0x001ca000 },
	{ 0	, 0 },
};

364
static struct kauai_timing	shasta_udma133_timings[] =
L
Linus Torvalds 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
{
	{ 120   , 0x00035901, },
	{ 90    , 0x000348b1, },
	{ 60    , 0x00033881, },
	{ 45    , 0x00033861, },
	{ 30    , 0x00033841, },
	{ 20    , 0x00033031, },
	{ 15    , 0x00033021, },
	{ 0	, 0 },
};


static inline u32
kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
{
	int i;
	
	for (i=0; table[i].cycle_time; i++)
		if (cycle_time > table[i+1].cycle_time)
			return table[i].timing_reg;
385
	BUG();
L
Linus Torvalds 已提交
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
	return 0;
}

/* allow up to 256 DBDMA commands per xfer */
#define MAX_DCMDS		256

/* 
 * Wait 1s for disk to answer on IDE bus after a hard reset
 * of the device (via GPIO/FCR).
 * 
 * Some devices seem to "pollute" the bus even after dropping
 * the BSY bit (typically some combo drives slave on the UDMA
 * bus) after a hard reset. Since we hard reset all drives on
 * KeyLargo ATA66, we have to keep that delay around. I may end
 * up not hard resetting anymore on these and keep the delay only
 * for older interfaces instead (we have to reset when coming
 * from MacOS...) --BenH. 
 */
#define IDE_WAKEUP_DELAY	(1*HZ)

406
static int pmac_ide_init_dma(ide_hwif_t *, const struct ide_port_info *);
L
Linus Torvalds 已提交
407

408
#define PMAC_IDE_REG(x) \
409
	((void __iomem *)((drive)->hwif->io_ports.data_addr + (x)))
L
Linus Torvalds 已提交
410 411 412 413 414 415

/*
 * Apply the timings of the proper unit (master/slave) to the shared
 * timing register when selecting that unit. This version is for
 * ASICs with a single timing register
 */
416
static void pmac_ide_apply_timings(ide_drive_t *drive)
L
Linus Torvalds 已提交
417
{
418
	ide_hwif_t *hwif = drive->hwif;
419
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
L
Linus Torvalds 已提交
420

421
	if (drive->dn & 1)
L
Linus Torvalds 已提交
422 423 424 425 426 427 428 429 430 431 432
		writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
	else
		writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
	(void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
}

/*
 * Apply the timings of the proper unit (master/slave) to the shared
 * timing register when selecting that unit. This version is for
 * ASICs with a dual timing register (Kauai)
 */
433
static void pmac_ide_kauai_apply_timings(ide_drive_t *drive)
L
Linus Torvalds 已提交
434
{
435
	ide_hwif_t *hwif = drive->hwif;
436
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
L
Linus Torvalds 已提交
437

438
	if (drive->dn & 1) {
L
Linus Torvalds 已提交
439 440 441 442 443 444 445 446 447 448 449 450
		writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
		writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
	} else {
		writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
		writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
	}
	(void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
}

/*
 * Force an update of controller timing values for a given drive
 */
451
static void
L
Linus Torvalds 已提交
452 453
pmac_ide_do_update_timings(ide_drive_t *drive)
{
454
	ide_hwif_t *hwif = drive->hwif;
455
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
L
Linus Torvalds 已提交
456 457 458 459

	if (pmif->kind == controller_sh_ata6 ||
	    pmif->kind == controller_un_ata6 ||
	    pmif->kind == controller_k2_ata6)
460
		pmac_ide_kauai_apply_timings(drive);
L
Linus Torvalds 已提交
461
	else
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
		pmac_ide_apply_timings(drive);
}

static void pmac_dev_select(ide_drive_t *drive)
{
	pmac_ide_apply_timings(drive);

	writeb(drive->select | ATA_DEVICE_OBS,
	       (void __iomem *)drive->hwif->io_ports.device_addr);
}

static void pmac_kauai_dev_select(ide_drive_t *drive)
{
	pmac_ide_kauai_apply_timings(drive);

	writeb(drive->select | ATA_DEVICE_OBS,
	       (void __iomem *)drive->hwif->io_ports.device_addr);
L
Linus Torvalds 已提交
479 480
}

481 482 483 484 485 486 487
static void pmac_exec_command(ide_hwif_t *hwif, u8 cmd)
{
	writeb(cmd, (void __iomem *)hwif->io_ports.command_addr);
	(void)readl((void __iomem *)(hwif->io_ports.data_addr
				     + IDE_TIMING_CONFIG));
}

488
static void pmac_write_devctl(ide_hwif_t *hwif, u8 ctl)
489 490 491 492 493 494
{
	writeb(ctl, (void __iomem *)hwif->io_ports.ctl_addr);
	(void)readl((void __iomem *)(hwif->io_ports.data_addr
				     + IDE_TIMING_CONFIG));
}

L
Linus Torvalds 已提交
495 496 497
/*
 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
 */
498
static void pmac_ide_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
L
Linus Torvalds 已提交
499
{
500
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
501
	const u8 pio = drive->pio_mode - XFER_PIO_0;
502
	struct ide_timing *tim = ide_timing_find_mode(XFER_PIO_0 + pio);
503
	u32 *timings, t;
L
Linus Torvalds 已提交
504 505
	unsigned accessTicks, recTicks;
	unsigned accessTime, recTime;
506 507
	unsigned int cycle_time;

L
Linus Torvalds 已提交
508
	/* which drive is it ? */
509
	timings = &pmif->timings[drive->dn & 1];
510
	t = *timings;
L
Linus Torvalds 已提交
511

512
	cycle_time = ide_pio_cycle_time(drive, pio);
L
Linus Torvalds 已提交
513 514 515 516

	switch (pmif->kind) {
	case controller_sh_ata6: {
		/* 133Mhz cell */
517
		u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
518
		t = (t & ~TR_133_PIOREG_PIO_MASK) | tr;
L
Linus Torvalds 已提交
519 520 521 522 523
		break;
		}
	case controller_un_ata6:
	case controller_k2_ata6: {
		/* 100Mhz cell */
524
		u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
525
		t = (t & ~TR_100_PIOREG_PIO_MASK) | tr;
L
Linus Torvalds 已提交
526 527 528 529
		break;
		}
	case controller_kl_ata4:
		/* 66Mhz cell */
530
		recTime = cycle_time - tim->active - tim->setup;
L
Linus Torvalds 已提交
531
		recTime = max(recTime, 150U);
532
		accessTime = tim->active;
L
Linus Torvalds 已提交
533 534 535 536 537
		accessTime = max(accessTime, 150U);
		accessTicks = SYSCLK_TICKS_66(accessTime);
		accessTicks = min(accessTicks, 0x1fU);
		recTicks = SYSCLK_TICKS_66(recTime);
		recTicks = min(recTicks, 0x1fU);
538 539 540
		t = (t & ~TR_66_PIO_MASK) |
			(accessTicks << TR_66_PIO_ACCESS_SHIFT) |
			(recTicks << TR_66_PIO_RECOVERY_SHIFT);
L
Linus Torvalds 已提交
541 542 543 544
		break;
	default: {
		/* 33Mhz cell */
		int ebit = 0;
545
		recTime = cycle_time - tim->active - tim->setup;
L
Linus Torvalds 已提交
546
		recTime = max(recTime, 150U);
547
		accessTime = tim->active;
L
Linus Torvalds 已提交
548 549 550 551 552 553 554 555 556 557 558
		accessTime = max(accessTime, 150U);
		accessTicks = SYSCLK_TICKS(accessTime);
		accessTicks = min(accessTicks, 0x1fU);
		accessTicks = max(accessTicks, 4U);
		recTicks = SYSCLK_TICKS(recTime);
		recTicks = min(recTicks, 0x1fU);
		recTicks = max(recTicks, 5U) - 4;
		if (recTicks > 9) {
			recTicks--; /* guess, but it's only for PIO0, so... */
			ebit = 1;
		}
559
		t = (t & ~TR_33_PIO_MASK) |
L
Linus Torvalds 已提交
560 561 562
				(accessTicks << TR_33_PIO_ACCESS_SHIFT) |
				(recTicks << TR_33_PIO_RECOVERY_SHIFT);
		if (ebit)
563
			t |= TR_33_PIO_E;
L
Linus Torvalds 已提交
564 565 566 567 568 569 570 571 572
		break;
		}
	}

#ifdef IDE_PMAC_DEBUG
	printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
		drive->name, pio,  *timings);
#endif	

573
	*timings = t;
574
	pmac_ide_do_update_timings(drive);
L
Linus Torvalds 已提交
575 576 577 578 579
}

/*
 * Calculate KeyLargo ATA/66 UDMA timings
 */
580
static int
L
Linus Torvalds 已提交
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
set_timings_udma_ata4(u32 *timings, u8 speed)
{
	unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;

	if (speed > XFER_UDMA_4)
		return 1;

	rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
	wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
	addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);

	*timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
			(wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) | 
			(rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
			(addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
			TR_66_UDMA_EN;
#ifdef IDE_PMAC_DEBUG
	printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
		speed & 0xf,  *timings);
#endif	

	return 0;
}

/*
 * Calculate Kauai ATA/100 UDMA timings
 */
608
static int
L
Linus Torvalds 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
{
	struct ide_timing *t = ide_timing_find_mode(speed);
	u32 tr;

	if (speed > XFER_UDMA_5 || t == NULL)
		return 1;
	tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
	*ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
	*ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;

	return 0;
}

/*
 * Calculate Shasta ATA/133 UDMA timings
 */
626
static int
L
Linus Torvalds 已提交
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
{
	struct ide_timing *t = ide_timing_find_mode(speed);
	u32 tr;

	if (speed > XFER_UDMA_6 || t == NULL)
		return 1;
	tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
	*ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
	*ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;

	return 0;
}

/*
 * Calculate MDMA timings for all cells
 */
644
static void
L
Linus Torvalds 已提交
645
set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
646
		 	u8 speed)
L
Linus Torvalds 已提交
647
{
648
	u16 *id = drive->id;
L
Linus Torvalds 已提交
649 650 651 652 653 654 655 656 657 658 659
	int cycleTime, accessTime = 0, recTime = 0;
	unsigned accessTicks, recTicks;
	struct mdma_timings_t* tm = NULL;
	int i;

	/* Get default cycle time for mode */
	switch(speed & 0xf) {
		case 0: cycleTime = 480; break;
		case 1: cycleTime = 150; break;
		case 2: cycleTime = 120; break;
		default:
660 661
			BUG();
			break;
L
Linus Torvalds 已提交
662
	}
663 664

	/* Check if drive provides explicit DMA cycle time */
665 666
	if ((id[ATA_ID_FIELD_VALID] & 2) && id[ATA_ID_EIDE_DMA_TIME])
		cycleTime = max_t(int, id[ATA_ID_EIDE_DMA_TIME], cycleTime);
667

L
Linus Torvalds 已提交
668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
	/* OHare limits according to some old Apple sources */	
	if ((intf_type == controller_ohare) && (cycleTime < 150))
		cycleTime = 150;
	/* Get the proper timing array for this controller */
	switch(intf_type) {
	        case controller_sh_ata6:
		case controller_un_ata6:
		case controller_k2_ata6:
			break;
		case controller_kl_ata4:
			tm = mdma_timings_66;
			break;
		case controller_kl_ata3:
			tm = mdma_timings_33k;
			break;
		default:
			tm = mdma_timings_33;
			break;
	}
	if (tm != NULL) {
		/* Lookup matching access & recovery times */
		i = -1;
		for (;;) {
			if (tm[i+1].cycleTime < cycleTime)
				break;
			i++;
		}
		cycleTime = tm[i].cycleTime;
		accessTime = tm[i].accessTime;
		recTime = tm[i].recoveryTime;

#ifdef IDE_PMAC_DEBUG
		printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
			drive->name, cycleTime, accessTime, recTime);
#endif
	}
	switch(intf_type) {
	case controller_sh_ata6: {
		/* 133Mhz cell */
		u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
		*timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
		*timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
		}
	case controller_un_ata6:
	case controller_k2_ata6: {
		/* 100Mhz cell */
		u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
		*timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
		*timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
		}
		break;
	case controller_kl_ata4:
		/* 66Mhz cell */
		accessTicks = SYSCLK_TICKS_66(accessTime);
		accessTicks = min(accessTicks, 0x1fU);
		accessTicks = max(accessTicks, 0x1U);
		recTicks = SYSCLK_TICKS_66(recTime);
		recTicks = min(recTicks, 0x1fU);
		recTicks = max(recTicks, 0x3U);
		/* Clear out mdma bits and disable udma */
		*timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
			(accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
			(recTicks << TR_66_MDMA_RECOVERY_SHIFT);
		break;
	case controller_kl_ata3:
		/* 33Mhz cell on KeyLargo */
		accessTicks = SYSCLK_TICKS(accessTime);
		accessTicks = max(accessTicks, 1U);
		accessTicks = min(accessTicks, 0x1fU);
		accessTime = accessTicks * IDE_SYSCLK_NS;
		recTicks = SYSCLK_TICKS(recTime);
		recTicks = max(recTicks, 1U);
		recTicks = min(recTicks, 0x1fU);
		*timings = ((*timings) & ~TR_33_MDMA_MASK) |
				(accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
				(recTicks << TR_33_MDMA_RECOVERY_SHIFT);
		break;
	default: {
		/* 33Mhz cell on others */
		int halfTick = 0;
		int origAccessTime = accessTime;
		int origRecTime = recTime;
		
		accessTicks = SYSCLK_TICKS(accessTime);
		accessTicks = max(accessTicks, 1U);
		accessTicks = min(accessTicks, 0x1fU);
		accessTime = accessTicks * IDE_SYSCLK_NS;
		recTicks = SYSCLK_TICKS(recTime);
		recTicks = max(recTicks, 2U) - 1;
		recTicks = min(recTicks, 0x1fU);
		recTime = (recTicks + 1) * IDE_SYSCLK_NS;
		if ((accessTicks > 1) &&
		    ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
		    ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
            		halfTick = 1;
			accessTicks--;
		}
		*timings = ((*timings) & ~TR_33_MDMA_MASK) |
				(accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
				(recTicks << TR_33_MDMA_RECOVERY_SHIFT);
		if (halfTick)
			*timings |= TR_33_MDMA_HALFTICK;
		}
	}
#ifdef IDE_PMAC_DEBUG
	printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
		drive->name, speed & 0xf,  *timings);
#endif	
}

778
static void pmac_ide_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
L
Linus Torvalds 已提交
779
{
780
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
L
Linus Torvalds 已提交
781
	int ret = 0;
782
	u32 *timings, *timings2, tl[2];
783
	u8 unit = drive->dn & 1;
784
	const u8 speed = drive->dma_mode;
L
Linus Torvalds 已提交
785 786 787

	timings = &pmif->timings[unit];
	timings2 = &pmif->timings[unit+2];
788 789 790 791 792

	/* Copy timings to local image */
	tl[0] = *timings;
	tl[1] = *timings2;

793 794 795 796 797 798 799 800 801 802 803 804
	if (speed >= XFER_UDMA_0) {
		if (pmif->kind == controller_kl_ata4)
			ret = set_timings_udma_ata4(&tl[0], speed);
		else if (pmif->kind == controller_un_ata6
			 || pmif->kind == controller_k2_ata6)
			ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
		else if (pmif->kind == controller_sh_ata6)
			ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
		else
			ret = -1;
	} else
		set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
805

L
Linus Torvalds 已提交
806
	if (ret)
807
		return;
808 809 810 811 812

	/* Apply timings to controller */
	*timings = tl[0];
	*timings2 = tl[1];

L
Linus Torvalds 已提交
813 814 815 816 817 818 819
	pmac_ide_do_update_timings(drive);	
}

/*
 * Blast some well known "safe" values to the timing registers at init or
 * wakeup from sleep time, before we do real calculation
 */
820
static void
L
Linus Torvalds 已提交
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
sanitize_timings(pmac_ide_hwif_t *pmif)
{
	unsigned int value, value2 = 0;
	
	switch(pmif->kind) {
		case controller_sh_ata6:
			value = 0x0a820c97;
			value2 = 0x00033031;
			break;
		case controller_un_ata6:
		case controller_k2_ata6:
			value = 0x08618a92;
			value2 = 0x00002921;
			break;
		case controller_kl_ata4:
			value = 0x0008438c;
			break;
		case controller_kl_ata3:
			value = 0x00084526;
			break;
		case controller_heathrow:
		case controller_ohare:
		default:
			value = 0x00074526;
			break;
	}
	pmif->timings[0] = pmif->timings[1] = value;
	pmif->timings[2] = pmif->timings[3] = value2;
}

851 852 853 854 855
static int on_media_bay(pmac_ide_hwif_t *pmif)
{
	return pmif->mdev && pmif->mdev->media_bay != NULL;
}

L
Linus Torvalds 已提交
856 857 858
/* Suspend call back, should be called after the child devices
 * have actually been suspended
 */
859
static int pmac_ide_do_suspend(pmac_ide_hwif_t *pmif)
L
Linus Torvalds 已提交
860 861 862 863 864
{
	/* We clear the timings */
	pmif->timings[0] = 0;
	pmif->timings[1] = 0;
	
865 866
	disable_irq(pmif->irq);

L
Linus Torvalds 已提交
867
	/* The media bay will handle itself just fine */
868
	if (on_media_bay(pmif))
L
Linus Torvalds 已提交
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
		return 0;
	
	/* Kauai has bus control FCRs directly here */
	if (pmif->kauai_fcr) {
		u32 fcr = readl(pmif->kauai_fcr);
		fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
		writel(fcr, pmif->kauai_fcr);
	}

	/* Disable the bus on older machines and the cell on kauai */
	ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
			    0);

	return 0;
}

/* Resume call back, should be called before the child devices
 * are resumed
 */
888
static int pmac_ide_do_resume(pmac_ide_hwif_t *pmif)
L
Linus Torvalds 已提交
889 890
{
	/* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
891
	if (!on_media_bay(pmif)) {
L
Linus Torvalds 已提交
892 893 894 895 896 897 898 899 900 901 902
		ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
		ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
		msleep(10);
		ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);

		/* Kauai has it different */
		if (pmif->kauai_fcr) {
			u32 fcr = readl(pmif->kauai_fcr);
			fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
			writel(fcr, pmif->kauai_fcr);
		}
903 904

		msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
L
Linus Torvalds 已提交
905 906 907 908 909
	}

	/* Sanitize drive timings */
	sanitize_timings(pmif);

910 911
	enable_irq(pmif->irq);

L
Linus Torvalds 已提交
912 913 914
	return 0;
}

915 916
static u8 pmac_ide_cable_detect(ide_hwif_t *hwif)
{
917
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
918 919
	struct device_node *np = pmif->node;
	const char *cable = of_get_property(np, "cable-type", NULL);
920 921
	struct device_node *root = of_find_node_by_path("/");
	const char *model = of_get_property(root, "model", NULL);
922 923

	/* Get cable type from device-tree. */
924 925 926 927 928 929 930 931
	if (cable && !strncmp(cable, "80-", 3)) {
		/* Some drives fail to detect 80c cable in PowerBook */
		/* These machine use proprietary short IDE cable anyway */
		if (!strncmp(model, "PowerBook", 9))
			return ATA_CBL_PATA40_SHORT;
		else
			return ATA_CBL_PATA80;
	}
932 933 934 935 936 937 938 939 940 941 942 943 944

	/*
	 * G5's seem to have incorrect cable type in device-tree.
	 * Let's assume they have a 80 conductor cable, this seem
	 * to be always the case unless the user mucked around.
	 */
	if (of_device_is_compatible(np, "K2-UATA") ||
	    of_device_is_compatible(np, "shasta-ata"))
		return ATA_CBL_PATA80;

	return ATA_CBL_PATA40;
}

945 946 947
static void pmac_ide_init_dev(ide_drive_t *drive)
{
	ide_hwif_t *hwif = drive->hwif;
948
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
949

950 951
	if (on_media_bay(pmif)) {
		if (check_media_bay(pmif->mdev->media_bay) == MB_CD) {
B
Bartlomiej Zolnierkiewicz 已提交
952
			drive->dev_flags &= ~IDE_DFLAG_NOPROBE;
953 954
			return;
		}
B
Bartlomiej Zolnierkiewicz 已提交
955
		drive->dev_flags |= IDE_DFLAG_NOPROBE;
956 957 958
	}
}

959 960 961 962
static const struct ide_tp_ops pmac_tp_ops = {
	.exec_command		= pmac_exec_command,
	.read_status		= ide_read_status,
	.read_altstatus		= ide_read_altstatus,
963
	.write_devctl		= pmac_write_devctl,
964

965
	.dev_select		= pmac_dev_select,
966 967 968 969 970 971 972
	.tf_load		= ide_tf_load,
	.tf_read		= ide_tf_read,

	.input_data		= ide_input_data,
	.output_data		= ide_output_data,
};

973 974 975 976 977 978 979 980 981 982 983 984
static const struct ide_tp_ops pmac_ata6_tp_ops = {
	.exec_command		= pmac_exec_command,
	.read_status		= ide_read_status,
	.read_altstatus		= ide_read_altstatus,
	.write_devctl		= pmac_write_devctl,

	.dev_select		= pmac_kauai_dev_select,
	.tf_load		= ide_tf_load,
	.tf_read		= ide_tf_read,

	.input_data		= ide_input_data,
	.output_data		= ide_output_data,
985 986 987
};

static const struct ide_port_ops pmac_ide_ata4_port_ops = {
988
	.init_dev		= pmac_ide_init_dev,
989 990 991
	.set_pio_mode		= pmac_ide_set_pio_mode,
	.set_dma_mode		= pmac_ide_set_dma_mode,
	.cable_detect		= pmac_ide_cable_detect,
992 993 994
};

static const struct ide_port_ops pmac_ide_port_ops = {
995
	.init_dev		= pmac_ide_init_dev,
996 997 998 999
	.set_pio_mode		= pmac_ide_set_pio_mode,
	.set_dma_mode		= pmac_ide_set_dma_mode,
};

1000
static const struct ide_dma_ops pmac_dma_ops;
1001

1002
static const struct ide_port_info pmac_port_info = {
1003
	.name			= DRV_NAME,
1004
	.init_dma		= pmac_ide_init_dma,
1005
	.chipset		= ide_pmac,
1006 1007
	.tp_ops			= &pmac_tp_ops,
	.port_ops		= &pmac_ide_port_ops,
1008
	.dma_ops		= &pmac_dma_ops,
1009 1010
	.host_flags		= IDE_HFLAG_SET_PIO_MODE_KEEP_DMA |
				  IDE_HFLAG_POST_SET_MODE |
1011
				  IDE_HFLAG_MMIO |
1012 1013 1014 1015 1016
				  IDE_HFLAG_UNMASK_IRQS,
	.pio_mask		= ATA_PIO4,
	.mwdma_mask		= ATA_MWDMA2,
};

L
Linus Torvalds 已提交
1017 1018
/*
 * Setup, register & probe an IDE channel driven by this driver, this is
1019
 * called by one of the 2 probe functions (macio or PCI).
L
Linus Torvalds 已提交
1020
 */
1021
static int pmac_ide_setup_device(pmac_ide_hwif_t *pmif, struct ide_hw *hw)
L
Linus Torvalds 已提交
1022 1023
{
	struct device_node *np = pmif->node;
1024
	const int *bidp;
1025
	struct ide_host *host;
1026
	ide_hwif_t *hwif;
1027
	struct ide_hw *hws[] = { hw };
1028
	struct ide_port_info d = pmac_port_info;
1029
	int rc;
L
Linus Torvalds 已提交
1030 1031

	pmif->broken_dma = pmif->broken_dma_warn = 0;
1032
	if (of_device_is_compatible(np, "shasta-ata")) {
L
Linus Torvalds 已提交
1033
		pmif->kind = controller_sh_ata6;
1034 1035
		d.tp_ops = &pmac_ata6_tp_ops;
		d.port_ops = &pmac_ide_ata4_port_ops;
1036 1037
		d.udma_mask = ATA_UDMA6;
	} else if (of_device_is_compatible(np, "kauai-ata")) {
L
Linus Torvalds 已提交
1038
		pmif->kind = controller_un_ata6;
1039 1040
		d.tp_ops = &pmac_ata6_tp_ops;
		d.port_ops = &pmac_ide_ata4_port_ops;
1041 1042
		d.udma_mask = ATA_UDMA5;
	} else if (of_device_is_compatible(np, "K2-UATA")) {
L
Linus Torvalds 已提交
1043
		pmif->kind = controller_k2_ata6;
1044 1045
		d.tp_ops = &pmac_ata6_tp_ops;
		d.port_ops = &pmac_ide_ata4_port_ops;
1046 1047 1048
		d.udma_mask = ATA_UDMA5;
	} else if (of_device_is_compatible(np, "keylargo-ata")) {
		if (strcmp(np->name, "ata-4") == 0) {
L
Linus Torvalds 已提交
1049
			pmif->kind = controller_kl_ata4;
1050
			d.port_ops = &pmac_ide_ata4_port_ops;
1051 1052
			d.udma_mask = ATA_UDMA4;
		} else
L
Linus Torvalds 已提交
1053
			pmif->kind = controller_kl_ata3;
1054
	} else if (of_device_is_compatible(np, "heathrow-ata")) {
L
Linus Torvalds 已提交
1055
		pmif->kind = controller_heathrow;
1056
	} else {
L
Linus Torvalds 已提交
1057 1058 1059 1060
		pmif->kind = controller_ohare;
		pmif->broken_dma = 1;
	}

1061
	bidp = of_get_property(np, "AAPL,bus-id", NULL);
L
Linus Torvalds 已提交
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	pmif->aapl_bus_id =  bidp ? *bidp : 0;

	/* On Kauai-type controllers, we make sure the FCR is correct */
	if (pmif->kauai_fcr)
		writel(KAUAI_FCR_UATA_MAGIC |
		       KAUAI_FCR_UATA_RESET_N |
		       KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
	
	/* Make sure we have sane timings */
	sanitize_timings(pmif);

1073 1074 1075 1076
	/* If we are on a media bay, wait for it to settle and lock it */
	if (pmif->mdev)
		lock_media_bay(pmif->mdev->media_bay);

1077
	host = ide_host_alloc(&d, hws, 1);
1078 1079 1080 1081 1082
	if (host == NULL) {
		rc = -ENOMEM;
		goto bail;
	}
	hwif = pmif->hwif = host->ports[0];
1083

1084 1085
	if (on_media_bay(pmif)) {
		/* Fixup bus ID for media bay */
L
Linus Torvalds 已提交
1086 1087 1088 1089 1090 1091 1092 1093
		if (!bidp)
			pmif->aapl_bus_id = 1;
	} else if (pmif->kind == controller_ohare) {
		/* The code below is having trouble on some ohare machines
		 * (timing related ?). Until I can put my hand on one of these
		 * units, I keep the old way
		 */
		ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
1094
	} else {
L
Linus Torvalds 已提交
1095 1096 1097 1098 1099 1100 1101 1102
 		/* This is necessary to enable IDE when net-booting */
		ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
		ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
		msleep(10);
		ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
		msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
	}

1103
	printk(KERN_INFO DRV_NAME ": Found Apple %s controller (%s), "
1104 1105 1106
	       "bus ID %d%s, irq %d\n", model_name[pmif->kind],
	       pmif->mdev ? "macio" : "PCI", pmif->aapl_bus_id,
	       on_media_bay(pmif) ? " (mediabay)" : "", hw->irq);
1107

1108
	rc = ide_host_register(host, &d, hws);
1109 1110
	if (rc)
		pmif->hwif = NULL;
1111

1112 1113 1114 1115 1116 1117 1118
	if (pmif->mdev)
		unlock_media_bay(pmif->mdev->media_bay);

 bail:
	if (rc && host)
		ide_host_free(host);
	return rc;
L
Linus Torvalds 已提交
1119 1120
}

1121
static void pmac_ide_init_ports(struct ide_hw *hw, unsigned long base)
1122 1123 1124 1125
{
	int i;

	for (i = 0; i < 8; ++i)
1126 1127 1128
		hw->io_ports_array[i] = base + i * 0x10;

	hw->io_ports.ctl_addr = base + 0x160;
1129 1130
}

L
Linus Torvalds 已提交
1131 1132 1133
/*
 * Attach to a macio probed interface
 */
1134 1135
static int pmac_ide_macio_attach(struct macio_dev *mdev,
				 const struct of_device_id *match)
L
Linus Torvalds 已提交
1136 1137 1138 1139
{
	void __iomem *base;
	unsigned long regbase;
	pmac_ide_hwif_t *pmif;
1140
	int irq, rc;
1141
	struct ide_hw hw;
L
Linus Torvalds 已提交
1142

1143 1144 1145 1146
	pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
	if (pmif == NULL)
		return -ENOMEM;

1147
	if (macio_resource_count(mdev) == 0) {
1148
		printk(KERN_WARNING "ide-pmac: no address for %s\n",
1149
				    mdev->ofdev.dev.of_node->full_name);
1150 1151
		rc = -ENXIO;
		goto out_free_pmif;
L
Linus Torvalds 已提交
1152 1153 1154 1155
	}

	/* Request memory resource for IO ports */
	if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
1156
		printk(KERN_ERR "ide-pmac: can't request MMIO resource for "
1157
				"%s!\n", mdev->ofdev.dev.of_node->full_name);
1158 1159
		rc = -EBUSY;
		goto out_free_pmif;
L
Linus Torvalds 已提交
1160 1161 1162 1163 1164 1165 1166 1167
	}
			
	/* XXX This is bogus. Should be fixed in the registry by checking
	 * the kind of host interrupt controller, a bit like gatwick
	 * fixes in irq.c. That works well enough for the single case
	 * where that happens though...
	 */
	if (macio_irq_count(mdev) == 0) {
1168
		printk(KERN_WARNING "ide-pmac: no intrs for device %s, using "
1169
				    "13\n", mdev->ofdev.dev.of_node->full_name);
1170
		irq = irq_create_mapping(NULL, 13);
L
Linus Torvalds 已提交
1171 1172 1173 1174 1175 1176 1177
	} else
		irq = macio_irq(mdev, 0);

	base = ioremap(macio_resource_start(mdev, 0), 0x400);
	regbase = (unsigned long) base;

	pmif->mdev = mdev;
1178
	pmif->node = mdev->ofdev.dev.of_node;
L
Linus Torvalds 已提交
1179 1180 1181
	pmif->regbase = regbase;
	pmif->irq = irq;
	pmif->kauai_fcr = NULL;
1182

L
Linus Torvalds 已提交
1183 1184
	if (macio_resource_count(mdev) >= 2) {
		if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
1185 1186
			printk(KERN_WARNING "ide-pmac: can't request DMA "
					    "resource for %s!\n",
1187
					    mdev->ofdev.dev.of_node->full_name);
L
Linus Torvalds 已提交
1188 1189 1190 1191
		else
			pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
	} else
		pmif->dma_regs = NULL;
1192

1193
	dev_set_drvdata(&mdev->ofdev.dev, pmif);
L
Linus Torvalds 已提交
1194

1195
	memset(&hw, 0, sizeof(hw));
1196
	pmac_ide_init_ports(&hw, pmif->regbase);
1197
	hw.irq = irq;
1198 1199
	hw.dev = &mdev->bus->pdev->dev;
	hw.parent = &mdev->ofdev.dev;
1200

1201
	rc = pmac_ide_setup_device(pmif, &hw);
L
Linus Torvalds 已提交
1202 1203 1204 1205
	if (rc != 0) {
		/* The inteface is released to the common IDE layer */
		dev_set_drvdata(&mdev->ofdev.dev, NULL);
		iounmap(base);
1206
		if (pmif->dma_regs) {
L
Linus Torvalds 已提交
1207
			iounmap(pmif->dma_regs);
1208 1209
			macio_release_resource(mdev, 1);
		}
L
Linus Torvalds 已提交
1210
		macio_release_resource(mdev, 0);
1211
		kfree(pmif);
L
Linus Torvalds 已提交
1212 1213 1214
	}

	return rc;
1215 1216 1217 1218

out_free_pmif:
	kfree(pmif);
	return rc;
L
Linus Torvalds 已提交
1219 1220 1221
}

static int
1222
pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
L
Linus Torvalds 已提交
1223
{
1224
	pmac_ide_hwif_t *pmif = dev_get_drvdata(&mdev->ofdev.dev);
1225
	int rc = 0;
L
Linus Torvalds 已提交
1226

1227
	if (mesg.event != mdev->ofdev.dev.power.power_state.event
1228
			&& (mesg.event & PM_EVENT_SLEEP)) {
1229
		rc = pmac_ide_do_suspend(pmif);
L
Linus Torvalds 已提交
1230
		if (rc == 0)
1231
			mdev->ofdev.dev.power.power_state = mesg;
L
Linus Torvalds 已提交
1232 1233 1234 1235 1236 1237 1238 1239
	}

	return rc;
}

static int
pmac_ide_macio_resume(struct macio_dev *mdev)
{
1240
	pmac_ide_hwif_t *pmif = dev_get_drvdata(&mdev->ofdev.dev);
1241 1242
	int rc = 0;

1243
	if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
1244
		rc = pmac_ide_do_resume(pmif);
L
Linus Torvalds 已提交
1245
		if (rc == 0)
1246
			mdev->ofdev.dev.power.power_state = PMSG_ON;
L
Linus Torvalds 已提交
1247 1248 1249 1250 1251 1252 1253 1254
	}

	return rc;
}

/*
 * Attach to a PCI probed interface
 */
1255 1256
static int pmac_ide_pci_attach(struct pci_dev *pdev,
			       const struct pci_device_id *id)
L
Linus Torvalds 已提交
1257 1258 1259 1260 1261
{
	struct device_node *np;
	pmac_ide_hwif_t *pmif;
	void __iomem *base;
	unsigned long rbase, rlen;
1262
	int rc;
1263
	struct ide_hw hw;
L
Linus Torvalds 已提交
1264 1265 1266 1267 1268 1269

	np = pci_device_to_OF_node(pdev);
	if (np == NULL) {
		printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
		return -ENODEV;
	}
1270 1271 1272 1273 1274

	pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
	if (pmif == NULL)
		return -ENOMEM;

L
Linus Torvalds 已提交
1275
	if (pci_enable_device(pdev)) {
1276 1277
		printk(KERN_WARNING "ide-pmac: Can't enable PCI device for "
				    "%s\n", np->full_name);
1278 1279
		rc = -ENXIO;
		goto out_free_pmif;
L
Linus Torvalds 已提交
1280 1281 1282 1283
	}
	pci_set_master(pdev);
			
	if (pci_request_regions(pdev, "Kauai ATA")) {
1284 1285
		printk(KERN_ERR "ide-pmac: Cannot obtain PCI resources for "
				"%s\n", np->full_name);
1286 1287
		rc = -ENXIO;
		goto out_free_pmif;
L
Linus Torvalds 已提交
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
	}

	pmif->mdev = NULL;
	pmif->node = np;

	rbase = pci_resource_start(pdev, 0);
	rlen = pci_resource_len(pdev, 0);

	base = ioremap(rbase, rlen);
	pmif->regbase = (unsigned long) base + 0x2000;
	pmif->dma_regs = base + 0x1000;
	pmif->kauai_fcr = base;
	pmif->irq = pdev->irq;

1302
	pci_set_drvdata(pdev, pmif);
L
Linus Torvalds 已提交
1303

1304
	memset(&hw, 0, sizeof(hw));
1305
	pmac_ide_init_ports(&hw, pmif->regbase);
1306 1307 1308
	hw.irq = pdev->irq;
	hw.dev = &pdev->dev;

1309
	rc = pmac_ide_setup_device(pmif, &hw);
L
Linus Torvalds 已提交
1310 1311 1312 1313
	if (rc != 0) {
		/* The inteface is released to the common IDE layer */
		iounmap(base);
		pci_release_regions(pdev);
1314
		kfree(pmif);
L
Linus Torvalds 已提交
1315 1316 1317
	}

	return rc;
1318 1319 1320 1321

out_free_pmif:
	kfree(pmif);
	return rc;
L
Linus Torvalds 已提交
1322 1323 1324
}

static int
1325
pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
L
Linus Torvalds 已提交
1326
{
1327
	pmac_ide_hwif_t *pmif = pci_get_drvdata(pdev);
1328 1329
	int rc = 0;

1330
	if (mesg.event != pdev->dev.power.power_state.event
1331
			&& (mesg.event & PM_EVENT_SLEEP)) {
1332
		rc = pmac_ide_do_suspend(pmif);
L
Linus Torvalds 已提交
1333
		if (rc == 0)
1334
			pdev->dev.power.power_state = mesg;
L
Linus Torvalds 已提交
1335 1336 1337 1338 1339 1340 1341 1342
	}

	return rc;
}

static int
pmac_ide_pci_resume(struct pci_dev *pdev)
{
1343
	pmac_ide_hwif_t *pmif = pci_get_drvdata(pdev);
1344 1345
	int rc = 0;

1346
	if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
1347
		rc = pmac_ide_do_resume(pmif);
L
Linus Torvalds 已提交
1348
		if (rc == 0)
1349
			pdev->dev.power.power_state = PMSG_ON;
L
Linus Torvalds 已提交
1350 1351 1352 1353 1354
	}

	return rc;
}

1355 1356 1357
#ifdef CONFIG_PMAC_MEDIABAY
static void pmac_ide_macio_mb_event(struct macio_dev* mdev, int mb_state)
{
1358
	pmac_ide_hwif_t *pmif = dev_get_drvdata(&mdev->ofdev.dev);
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372

	switch(mb_state) {
	case MB_CD:
		if (!pmif->hwif->present)
			ide_port_scan(pmif->hwif);
		break;
	default:
		if (pmif->hwif->present)
			ide_port_unregister_devices(pmif->hwif);
	}
}
#endif /* CONFIG_PMAC_MEDIABAY */


1373
static struct of_device_id pmac_ide_macio_match[] = 
L
Linus Torvalds 已提交
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
{
	{
	.name 		= "IDE",
	},
	{
	.name 		= "ATA",
	},
	{
	.type		= "ide",
	},
	{
	.type		= "ata",
	},
	{},
};

static struct macio_driver pmac_ide_macio_driver = 
{
1392 1393 1394 1395 1396
	.driver = {
		.name 		= "ide-pmac",
		.owner		= THIS_MODULE,
		.of_match_table	= pmac_ide_macio_match,
	},
L
Linus Torvalds 已提交
1397 1398 1399
	.probe		= pmac_ide_macio_attach,
	.suspend	= pmac_ide_macio_suspend,
	.resume		= pmac_ide_macio_resume,
1400 1401 1402
#ifdef CONFIG_PMAC_MEDIABAY
	.mediabay_event	= pmac_ide_macio_mb_event,
#endif
L
Linus Torvalds 已提交
1403 1404
};

1405 1406 1407 1408 1409 1410
static const struct pci_device_id pmac_ide_pci_match[] = {
	{ PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA),	0 },
	{ PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100),	0 },
	{ PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100),	0 },
	{ PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_SH_ATA),	0 },
	{ PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA),	0 },
1411
	{},
L
Linus Torvalds 已提交
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
};

static struct pci_driver pmac_ide_pci_driver = {
	.name		= "ide-pmac",
	.id_table	= pmac_ide_pci_match,
	.probe		= pmac_ide_pci_attach,
	.suspend	= pmac_ide_pci_suspend,
	.resume		= pmac_ide_pci_resume,
};
MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);

A
Andrew Morton 已提交
1423
int __init pmac_ide_probe(void)
L
Linus Torvalds 已提交
1424
{
A
Andrew Morton 已提交
1425 1426
	int error;

1427
	if (!machine_is(powermac))
A
Andrew Morton 已提交
1428
		return -ENODEV;
L
Linus Torvalds 已提交
1429 1430

#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
A
Andrew Morton 已提交
1431 1432 1433 1434 1435 1436 1437 1438
	error = pci_register_driver(&pmac_ide_pci_driver);
	if (error)
		goto out;
	error = macio_register_driver(&pmac_ide_macio_driver);
	if (error) {
		pci_unregister_driver(&pmac_ide_pci_driver);
		goto out;
	}
L
Linus Torvalds 已提交
1439
#else
A
Andrew Morton 已提交
1440 1441 1442 1443 1444 1445 1446 1447
	error = macio_register_driver(&pmac_ide_macio_driver);
	if (error)
		goto out;
	error = pci_register_driver(&pmac_ide_pci_driver);
	if (error) {
		macio_unregister_driver(&pmac_ide_macio_driver);
		goto out;
	}
1448
#endif
A
Andrew Morton 已提交
1449 1450
out:
	return error;
L
Linus Torvalds 已提交
1451 1452 1453 1454 1455 1456
}

/*
 * pmac_ide_build_dmatable builds the DBDMA command list
 * for a transfer and sets the DBDMA channel to point to it.
 */
1457
static int pmac_ide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
L
Linus Torvalds 已提交
1458
{
1459
	ide_hwif_t *hwif = drive->hwif;
1460
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
L
Linus Torvalds 已提交
1461 1462 1463
	struct dbdma_cmd *table;
	volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
	struct scatterlist *sg;
1464 1465
	int wr = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
	int i = cmd->sg_nents, count = 0;
L
Linus Torvalds 已提交
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485

	/* DMA table is already aligned */
	table = (struct dbdma_cmd *) pmif->dma_table_cpu;

	/* Make sure DMA controller is stopped (necessary ?) */
	writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
	while (readl(&dma->status) & RUN)
		udelay(1);

	/* Build DBDMA commands list */
	sg = hwif->sg_table;
	while (i && sg_dma_len(sg)) {
		u32 cur_addr;
		u32 cur_len;

		cur_addr = sg_dma_address(sg);
		cur_len = sg_dma_len(sg);

		if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
			if (pmif->broken_dma_warn == 0) {
J
Joe Perches 已提交
1486
				printk(KERN_WARNING "%s: DMA on non aligned address, "
L
Linus Torvalds 已提交
1487 1488 1489
				       "switching to PIO on Ohare chipset\n", drive->name);
				pmif->broken_dma_warn = 1;
			}
1490
			return 0;
L
Linus Torvalds 已提交
1491 1492 1493 1494 1495 1496 1497
		}
		while (cur_len) {
			unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;

			if (count++ >= MAX_DCMDS) {
				printk(KERN_WARNING "%s: DMA table too small\n",
				       drive->name);
1498
				return 0;
L
Linus Torvalds 已提交
1499
			}
1500 1501 1502
			table->command = cpu_to_le16(wr? OUTPUT_MORE: INPUT_MORE);
			table->req_count = cpu_to_le16(tc);
			table->phy_addr = cpu_to_le32(cur_addr);
L
Linus Torvalds 已提交
1503 1504 1505 1506 1507 1508 1509
			table->cmd_dep = 0;
			table->xfer_status = 0;
			table->res_count = 0;
			cur_addr += tc;
			cur_len -= tc;
			++table;
		}
J
Jens Axboe 已提交
1510
		sg = sg_next(sg);
L
Linus Torvalds 已提交
1511 1512 1513 1514 1515
		i--;
	}

	/* convert the last command to an input/output last command */
	if (count) {
1516
		table[-1].command = cpu_to_le16(wr? OUTPUT_LAST: INPUT_LAST);
L
Linus Torvalds 已提交
1517 1518
		/* add the stop command to the end of the list */
		memset(table, 0, sizeof(struct dbdma_cmd));
1519
		table->command = cpu_to_le16(DBDMA_STOP);
L
Linus Torvalds 已提交
1520 1521 1522 1523 1524 1525
		mb();
		writel(hwif->dmatable_dma, &dma->cmdptr);
		return 1;
	}

	printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
1526

L
Linus Torvalds 已提交
1527 1528 1529 1530 1531 1532 1533
	return 0; /* revert to PIO for this request */
}

/*
 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
 */
1534
static int pmac_ide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
L
Linus Torvalds 已提交
1535
{
1536
	ide_hwif_t *hwif = drive->hwif;
1537
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1538
	u8 unit = drive->dn & 1, ata4 = (pmif->kind == controller_kl_ata4);
1539
	u8 write = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
L
Linus Torvalds 已提交
1540

1541
	if (pmac_ide_build_dmatable(drive, cmd) == 0)
L
Linus Torvalds 已提交
1542 1543 1544 1545
		return 1;

	/* Apple adds 60ns to wrDataSetup on reads */
	if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
1546
		writel(pmif->timings[unit] + (write ? 0 : 0x00800000UL),
L
Linus Torvalds 已提交
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
			PMAC_IDE_REG(IDE_TIMING_CONFIG));
		(void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
	}

	return 0;
}

/*
 * Kick the DMA controller into life after the DMA command has been issued
 * to the drive.
 */
1558
static void
L
Linus Torvalds 已提交
1559 1560
pmac_ide_dma_start(ide_drive_t *drive)
{
1561
	ide_hwif_t *hwif = drive->hwif;
1562
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
L
Linus Torvalds 已提交
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
	volatile struct dbdma_regs __iomem *dma;

	dma = pmif->dma_regs;

	writel((RUN << 16) | RUN, &dma->control);
	/* Make sure it gets to the controller right now */
	(void)readl(&dma->control);
}

/*
 * After a DMA transfer, make sure the controller is stopped
 */
1575
static int
L
Linus Torvalds 已提交
1576 1577
pmac_ide_dma_end (ide_drive_t *drive)
{
1578
	ide_hwif_t *hwif = drive->hwif;
1579
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1580
	volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
L
Linus Torvalds 已提交
1581 1582 1583 1584
	u32 dstat;

	dstat = readl(&dma->status);
	writel(((RUN|WAKE|DEAD) << 16), &dma->control);
1585

L
Linus Torvalds 已提交
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
	/* verify good dma status. we don't check for ACTIVE beeing 0. We should...
	 * in theory, but with ATAPI decices doing buffer underruns, that would
	 * cause us to disable DMA, which isn't what we want
	 */
	return (dstat & (RUN|DEAD)) != RUN;
}

/*
 * Check out that the interrupt we got was for us. We can't always know this
 * for sure with those Apple interfaces (well, we could on the recent ones but
 * that's not implemented yet), on the other hand, we don't have shared interrupts
 * so it's not really a problem
 */
1599
static int
L
Linus Torvalds 已提交
1600 1601
pmac_ide_dma_test_irq (ide_drive_t *drive)
{
1602
	ide_hwif_t *hwif = drive->hwif;
1603
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1604
	volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
L
Linus Torvalds 已提交
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	unsigned long status, timeout;

	/* We have to things to deal with here:
	 * 
	 * - The dbdma won't stop if the command was started
	 * but completed with an error without transferring all
	 * datas. This happens when bad blocks are met during
	 * a multi-block transfer.
	 * 
	 * - The dbdma fifo hasn't yet finished flushing to
	 * to system memory when the disk interrupt occurs.
	 * 
	 */

	/* If ACTIVE is cleared, the STOP command have passed and
	 * transfer is complete.
	 */
	status = readl(&dma->status);
	if (!(status & ACTIVE))
		return 1;

	/* If dbdma didn't execute the STOP command yet, the
	 * active bit is still set. We consider that we aren't
	 * sharing interrupts (which is hopefully the case with
	 * those controllers) and so we just try to flush the
	 * channel for pending data in the fifo
	 */
	udelay(1);
	writel((FLUSH << 16) | FLUSH, &dma->control);
	timeout = 0;
	for (;;) {
		udelay(1);
		status = readl(&dma->status);
		if ((status & FLUSH) == 0)
			break;
		if (++timeout > 100) {
1641 1642
			printk(KERN_WARNING "ide%d, ide_dma_test_irq timeout flushing channel\n",
			       hwif->index);
L
Linus Torvalds 已提交
1643 1644 1645 1646 1647 1648
			break;
		}
	}	
	return 1;
}

1649
static void pmac_ide_dma_host_set(ide_drive_t *drive, int on)
L
Linus Torvalds 已提交
1650 1651 1652
{
}

1653 1654
static void
pmac_ide_dma_lost_irq (ide_drive_t *drive)
L
Linus Torvalds 已提交
1655
{
1656
	ide_hwif_t *hwif = drive->hwif;
1657
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1658 1659
	volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
	unsigned long status = readl(&dma->status);
L
Linus Torvalds 已提交
1660 1661 1662 1663

	printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
}

1664
static const struct ide_dma_ops pmac_dma_ops = {
1665 1666 1667 1668 1669 1670 1671 1672
	.dma_host_set		= pmac_ide_dma_host_set,
	.dma_setup		= pmac_ide_dma_setup,
	.dma_start		= pmac_ide_dma_start,
	.dma_end		= pmac_ide_dma_end,
	.dma_test_irq		= pmac_ide_dma_test_irq,
	.dma_lost_irq		= pmac_ide_dma_lost_irq,
};

L
Linus Torvalds 已提交
1673 1674 1675 1676
/*
 * Allocate the data structures needed for using DMA with an interface
 * and fill the proper list of functions pointers
 */
1677
static int pmac_ide_init_dma(ide_hwif_t *hwif, const struct ide_port_info *d)
L
Linus Torvalds 已提交
1678
{
1679
	pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1680 1681
	struct pci_dev *dev = to_pci_dev(hwif->dev);

L
Linus Torvalds 已提交
1682 1683 1684
	/* We won't need pci_dev if we switch to generic consistent
	 * DMA routines ...
	 */
1685
	if (dev == NULL || pmif->dma_regs == 0)
1686
		return -ENODEV;
L
Linus Torvalds 已提交
1687 1688 1689 1690 1691
	/*
	 * Allocate space for the DBDMA commands.
	 * The +2 is +1 for the stop command and +1 to allow for
	 * aligning the start address to a multiple of 16 bytes.
	 */
J
Jack Stone 已提交
1692
	pmif->dma_table_cpu = pci_alloc_consistent(
1693
		dev,
L
Linus Torvalds 已提交
1694 1695 1696 1697 1698
		(MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
		&hwif->dmatable_dma);
	if (pmif->dma_table_cpu == NULL) {
		printk(KERN_ERR "%s: unable to allocate DMA command list\n",
		       hwif->name);
1699
		return -ENOMEM;
L
Linus Torvalds 已提交
1700 1701
	}

1702 1703
	hwif->sg_max_nents = MAX_DCMDS;

1704
	return 0;
L
Linus Torvalds 已提交
1705
}
1706 1707

module_init(pmac_ide_probe);
A
Adrian Bunk 已提交
1708 1709

MODULE_LICENSE("GPL");