aspm.c 36.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
S
Shaohua Li 已提交
2 3
/*
 * File:	drivers/pci/pcie/aspm.c
4
 * Enabling PCIe link L0s/L1 state and Clock Power Management
S
Shaohua Li 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Copyright (C) 2007 Intel
 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/pci.h>
#include <linux/pci_regs.h>
#include <linux/errno.h>
#include <linux/pm.h>
#include <linux/init.h>
#include <linux/slab.h>
20
#include <linux/jiffies.h>
21
#include <linux/delay.h>
S
Shaohua Li 已提交
22 23 24 25 26 27 28 29
#include <linux/pci-aspm.h>
#include "../pci.h"

#ifdef MODULE_PARAM_PREFIX
#undef MODULE_PARAM_PREFIX
#endif
#define MODULE_PARAM_PREFIX "pcie_aspm."

30 31 32 33
/* Note: those are not register definitions */
#define ASPM_STATE_L0S_UP	(1)	/* Upstream direction L0s state */
#define ASPM_STATE_L0S_DW	(2)	/* Downstream direction L0s state */
#define ASPM_STATE_L1		(4)	/* L1 state */
34 35 36 37 38 39 40 41
#define ASPM_STATE_L1_1		(8)	/* ASPM L1.1 state */
#define ASPM_STATE_L1_2		(0x10)	/* ASPM L1.2 state */
#define ASPM_STATE_L1_1_PCIPM	(0x20)	/* PCI PM L1.1 state */
#define ASPM_STATE_L1_2_PCIPM	(0x40)	/* PCI PM L1.2 state */
#define ASPM_STATE_L1_SS_PCIPM	(ASPM_STATE_L1_1_PCIPM | ASPM_STATE_L1_2_PCIPM)
#define ASPM_STATE_L1_2_MASK	(ASPM_STATE_L1_2 | ASPM_STATE_L1_2_PCIPM)
#define ASPM_STATE_L1SS		(ASPM_STATE_L1_1 | ASPM_STATE_L1_1_PCIPM |\
				 ASPM_STATE_L1_2_MASK)
42
#define ASPM_STATE_L0S		(ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
43 44
#define ASPM_STATE_ALL		(ASPM_STATE_L0S | ASPM_STATE_L1 |	\
				 ASPM_STATE_L1SS)
45

46 47 48
struct aspm_latency {
	u32 l0s;			/* L0s latency (nsec) */
	u32 l1;				/* L1 latency (nsec) */
S
Shaohua Li 已提交
49 50 51
};

struct pcie_link_state {
52
	struct pci_dev *pdev;		/* Upstream component of the Link */
53
	struct pci_dev *downstream;	/* Downstream component, function 0 */
54
	struct pcie_link_state *root;	/* pointer to the root port link */
55 56 57 58
	struct pcie_link_state *parent;	/* pointer to the parent Link state */
	struct list_head sibling;	/* node in link_list */
	struct list_head children;	/* list of child link states */
	struct list_head link;		/* node in parent's children list */
S
Shaohua Li 已提交
59 60

	/* ASPM state */
61 62 63 64 65
	u32 aspm_support:7;		/* Supported ASPM state */
	u32 aspm_enabled:7;		/* Enabled ASPM state */
	u32 aspm_capable:7;		/* Capable ASPM state with latency */
	u32 aspm_default:7;		/* Default ASPM state by BIOS */
	u32 aspm_disable:7;		/* Disabled ASPM state */
66

67 68 69 70 71
	/* Clock PM state */
	u32 clkpm_capable:1;		/* Clock PM capable? */
	u32 clkpm_enabled:1;		/* Current Clock PM state */
	u32 clkpm_default:1;		/* Default Clock PM state by BIOS */

72 73 74
	/* Exit latencies */
	struct aspm_latency latency_up;	/* Upstream direction exit latency */
	struct aspm_latency latency_dw;	/* Downstream direction exit latency */
S
Shaohua Li 已提交
75
	/*
76 77
	 * Endpoint acceptable latencies. A pcie downstream port only
	 * has one slot under it, so at most there are 8 functions.
S
Shaohua Li 已提交
78
	 */
79
	struct aspm_latency acceptable[8];
80 81 82 83 84 85 86 87

	/* L1 PM Substate info */
	struct {
		u32 up_cap_ptr;		/* L1SS cap ptr in upstream dev */
		u32 dw_cap_ptr;		/* L1SS cap ptr in downstream dev */
		u32 ctl1;		/* value to be programmed in ctl1 */
		u32 ctl2;		/* value to be programmed in ctl2 */
	} l1ss;
S
Shaohua Li 已提交
88 89
};

M
Matthew Garrett 已提交
90
static int aspm_disabled, aspm_force;
91
static bool aspm_support_enabled = true;
S
Shaohua Li 已提交
92 93 94 95 96 97
static DEFINE_MUTEX(aspm_lock);
static LIST_HEAD(link_list);

#define POLICY_DEFAULT 0	/* BIOS default setting */
#define POLICY_PERFORMANCE 1	/* high performance */
#define POLICY_POWERSAVE 2	/* high power saving */
98
#define POLICY_POWER_SUPERSAVE 3 /* possibly even more power saving */
99 100 101 102 103

#ifdef CONFIG_PCIEASPM_PERFORMANCE
static int aspm_policy = POLICY_PERFORMANCE;
#elif defined CONFIG_PCIEASPM_POWERSAVE
static int aspm_policy = POLICY_POWERSAVE;
104 105
#elif defined CONFIG_PCIEASPM_POWER_SUPERSAVE
static int aspm_policy = POLICY_POWER_SUPERSAVE;
106
#else
S
Shaohua Li 已提交
107
static int aspm_policy;
108 109
#endif

S
Shaohua Li 已提交
110 111 112
static const char *policy_str[] = {
	[POLICY_DEFAULT] = "default",
	[POLICY_PERFORMANCE] = "performance",
113 114
	[POLICY_POWERSAVE] = "powersave",
	[POLICY_POWER_SUPERSAVE] = "powersupersave"
S
Shaohua Li 已提交
115 116
};

117 118
#define LINK_RETRAIN_TIMEOUT HZ

119
static int policy_to_aspm_state(struct pcie_link_state *link)
S
Shaohua Li 已提交
120 121 122 123 124 125 126
{
	switch (aspm_policy) {
	case POLICY_PERFORMANCE:
		/* Disable ASPM and Clock PM */
		return 0;
	case POLICY_POWERSAVE:
		/* Enable ASPM L0s/L1 */
127 128 129
		return (ASPM_STATE_L0S | ASPM_STATE_L1);
	case POLICY_POWER_SUPERSAVE:
		/* Enable Everything */
130
		return ASPM_STATE_ALL;
S
Shaohua Li 已提交
131
	case POLICY_DEFAULT:
132
		return link->aspm_default;
S
Shaohua Li 已提交
133 134 135 136
	}
	return 0;
}

137
static int policy_to_clkpm_state(struct pcie_link_state *link)
S
Shaohua Li 已提交
138 139 140 141 142 143
{
	switch (aspm_policy) {
	case POLICY_PERFORMANCE:
		/* Disable ASPM and Clock PM */
		return 0;
	case POLICY_POWERSAVE:
144 145
	case POLICY_POWER_SUPERSAVE:
		/* Enable Clock PM */
S
Shaohua Li 已提交
146 147
		return 1;
	case POLICY_DEFAULT:
148
		return link->clkpm_default;
S
Shaohua Li 已提交
149 150 151 152
	}
	return 0;
}

K
Kenji Kaneshige 已提交
153
static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
S
Shaohua Li 已提交
154
{
155 156
	struct pci_dev *child;
	struct pci_bus *linkbus = link->pdev->subordinate;
157
	u32 val = enable ? PCI_EXP_LNKCTL_CLKREQ_EN : 0;
S
Shaohua Li 已提交
158

159 160 161 162
	list_for_each_entry(child, &linkbus->devices, bus_list)
		pcie_capability_clear_and_set_word(child, PCI_EXP_LNKCTL,
						   PCI_EXP_LNKCTL_CLKREQ_EN,
						   val);
163
	link->clkpm_enabled = !!enable;
S
Shaohua Li 已提交
164 165
}

K
Kenji Kaneshige 已提交
166 167 168
static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
{
	/* Don't enable Clock PM if the link is not Clock PM capable */
169
	if (!link->clkpm_capable)
170
		enable = 0;
K
Kenji Kaneshige 已提交
171 172 173 174 175 176
	/* Need nothing if the specified equals to current state */
	if (link->clkpm_enabled == enable)
		return;
	pcie_set_clkpm_nocheck(link, enable);
}

177
static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
S
Shaohua Li 已提交
178
{
179
	int capable = 1, enabled = 1;
S
Shaohua Li 已提交
180 181
	u32 reg32;
	u16 reg16;
182 183
	struct pci_dev *child;
	struct pci_bus *linkbus = link->pdev->subordinate;
S
Shaohua Li 已提交
184 185

	/* All functions should have the same cap and state, take the worst */
186
	list_for_each_entry(child, &linkbus->devices, bus_list) {
187
		pcie_capability_read_dword(child, PCI_EXP_LNKCAP, &reg32);
S
Shaohua Li 已提交
188 189 190 191 192
		if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
			capable = 0;
			enabled = 0;
			break;
		}
193
		pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
S
Shaohua Li 已提交
194 195 196
		if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
			enabled = 0;
	}
197 198
	link->clkpm_enabled = enabled;
	link->clkpm_default = enabled;
199
	link->clkpm_capable = (blacklist) ? 0 : capable;
200 201
}

S
Shaohua Li 已提交
202 203 204 205 206
/*
 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
 *   could use common clock. If they are, configure them to use the
 *   common clock. That will reduce the ASPM state exit latency.
 */
207
static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
S
Shaohua Li 已提交
208
{
209
	int same_clock = 1;
210
	u16 reg16, parent_reg, child_reg[8];
211
	unsigned long start_jiffies;
212 213
	struct pci_dev *child, *parent = link->pdev;
	struct pci_bus *linkbus = parent->subordinate;
S
Shaohua Li 已提交
214
	/*
215
	 * All functions of a slot should have the same Slot Clock
S
Shaohua Li 已提交
216
	 * Configuration, so just check one function
217 218
	 */
	child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
K
Kenji Kaneshige 已提交
219
	BUG_ON(!pci_is_pcie(child));
S
Shaohua Li 已提交
220 221

	/* Check downstream component if bit Slot Clock Configuration is 1 */
222
	pcie_capability_read_word(child, PCI_EXP_LNKSTA, &reg16);
S
Shaohua Li 已提交
223 224 225 226
	if (!(reg16 & PCI_EXP_LNKSTA_SLC))
		same_clock = 0;

	/* Check upstream component if bit Slot Clock Configuration is 1 */
227
	pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
S
Shaohua Li 已提交
228 229 230 231
	if (!(reg16 & PCI_EXP_LNKSTA_SLC))
		same_clock = 0;

	/* Configure downstream component, all functions */
232
	list_for_each_entry(child, &linkbus->devices, bus_list) {
233
		pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
234
		child_reg[PCI_FUNC(child->devfn)] = reg16;
S
Shaohua Li 已提交
235 236 237 238
		if (same_clock)
			reg16 |= PCI_EXP_LNKCTL_CCC;
		else
			reg16 &= ~PCI_EXP_LNKCTL_CCC;
239
		pcie_capability_write_word(child, PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
240 241 242
	}

	/* Configure upstream component */
243
	pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &reg16);
244
	parent_reg = reg16;
S
Shaohua Li 已提交
245 246 247 248
	if (same_clock)
		reg16 |= PCI_EXP_LNKCTL_CCC;
	else
		reg16 &= ~PCI_EXP_LNKCTL_CCC;
249
	pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
250

251
	/* Retrain link */
S
Shaohua Li 已提交
252
	reg16 |= PCI_EXP_LNKCTL_RL;
253
	pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
S
Shaohua Li 已提交
254

255
	/* Wait for link training end. Break out after waiting for timeout */
256
	start_jiffies = jiffies;
257
	for (;;) {
258
		pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
S
Shaohua Li 已提交
259 260
		if (!(reg16 & PCI_EXP_LNKSTA_LT))
			break;
261 262 263
		if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
			break;
		msleep(1);
S
Shaohua Li 已提交
264
	}
265 266 267 268
	if (!(reg16 & PCI_EXP_LNKSTA_LT))
		return;

	/* Training failed. Restore common clock configurations */
269
	pci_err(parent, "ASPM: Could not configure common clock\n");
270 271 272 273
	list_for_each_entry(child, &linkbus->devices, bus_list)
		pcie_capability_write_word(child, PCI_EXP_LNKCTL,
					   child_reg[PCI_FUNC(child->devfn)]);
	pcie_capability_write_word(parent, PCI_EXP_LNKCTL, parent_reg);
S
Shaohua Li 已提交
274 275
}

276 277
/* Convert L0s latency encoding to ns */
static u32 calc_l0s_latency(u32 encoding)
S
Shaohua Li 已提交
278
{
279 280 281 282
	if (encoding == 0x7)
		return (5 * 1000);	/* > 4us */
	return (64 << encoding);
}
S
Shaohua Li 已提交
283

284 285 286 287 288 289
/* Convert L0s acceptable latency encoding to ns */
static u32 calc_l0s_acceptable(u32 encoding)
{
	if (encoding == 0x7)
		return -1U;
	return (64 << encoding);
S
Shaohua Li 已提交
290 291
}

292 293
/* Convert L1 latency encoding to ns */
static u32 calc_l1_latency(u32 encoding)
S
Shaohua Li 已提交
294
{
295 296 297 298
	if (encoding == 0x7)
		return (65 * 1000);	/* > 64us */
	return (1000 << encoding);
}
S
Shaohua Li 已提交
299

300 301 302 303 304 305
/* Convert L1 acceptable latency encoding to ns */
static u32 calc_l1_acceptable(u32 encoding)
{
	if (encoding == 0x7)
		return -1U;
	return (1000 << encoding);
S
Shaohua Li 已提交
306 307
}

308 309 310 311 312 313 314 315 316 317 318
/* Convert L1SS T_pwr encoding to usec */
static u32 calc_l1ss_pwron(struct pci_dev *pdev, u32 scale, u32 val)
{
	switch (scale) {
	case 0:
		return val * 2;
	case 1:
		return val * 10;
	case 2:
		return val * 100;
	}
319
	pci_err(pdev, "%s: Invalid T_PwrOn scale: %u\n", __func__, scale);
320 321 322
	return 0;
}

323 324
static void encode_l12_threshold(u32 threshold_us, u32 *scale, u32 *value)
{
325
	u32 threshold_ns = threshold_us * 1000;
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348

	/* See PCIe r3.1, sec 7.33.3 and sec 6.18 */
	if (threshold_ns < 32) {
		*scale = 0;
		*value = threshold_ns;
	} else if (threshold_ns < 1024) {
		*scale = 1;
		*value = threshold_ns >> 5;
	} else if (threshold_ns < 32768) {
		*scale = 2;
		*value = threshold_ns >> 10;
	} else if (threshold_ns < 1048576) {
		*scale = 3;
		*value = threshold_ns >> 15;
	} else if (threshold_ns < 33554432) {
		*scale = 4;
		*value = threshold_ns >> 20;
	} else {
		*scale = 5;
		*value = threshold_ns >> 25;
	}
}

349 350 351 352 353
struct aspm_register_info {
	u32 support:2;
	u32 enabled:2;
	u32 latency_encoding_l0s;
	u32 latency_encoding_l1;
354 355 356 357 358 359

	/* L1 substates */
	u32 l1ss_cap_ptr;
	u32 l1ss_cap;
	u32 l1ss_ctl1;
	u32 l1ss_ctl2;
360 361 362 363
};

static void pcie_get_aspm_reg(struct pci_dev *pdev,
			      struct aspm_register_info *info)
S
Shaohua Li 已提交
364 365
{
	u16 reg16;
366
	u32 reg32;
S
Shaohua Li 已提交
367

368
	pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &reg32);
369 370 371
	info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
	info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
	info->latency_encoding_l1  = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
372
	pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &reg16);
373
	info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389

	/* Read L1 PM substate capabilities */
	info->l1ss_cap = info->l1ss_ctl1 = info->l1ss_ctl2 = 0;
	info->l1ss_cap_ptr = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
	if (!info->l1ss_cap_ptr)
		return;
	pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CAP,
			      &info->l1ss_cap);
	if (!(info->l1ss_cap & PCI_L1SS_CAP_L1_PM_SS)) {
		info->l1ss_cap = 0;
		return;
	}
	pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CTL1,
			      &info->l1ss_ctl1);
	pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CTL2,
			      &info->l1ss_ctl2);
S
Shaohua Li 已提交
390 391
}

392 393
static void pcie_aspm_check_latency(struct pci_dev *endpoint)
{
394
	u32 latency, l1_switch_latency = 0;
395 396 397 398 399 400 401 402 403 404 405 406
	struct aspm_latency *acceptable;
	struct pcie_link_state *link;

	/* Device not in D0 doesn't need latency check */
	if ((endpoint->current_state != PCI_D0) &&
	    (endpoint->current_state != PCI_UNKNOWN))
		return;

	link = endpoint->bus->self->link_state;
	acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];

	while (link) {
407 408 409 410 411 412 413 414 415
		/* Check upstream direction L0s latency */
		if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
		    (link->latency_up.l0s > acceptable->l0s))
			link->aspm_capable &= ~ASPM_STATE_L0S_UP;

		/* Check downstream direction L0s latency */
		if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
		    (link->latency_dw.l0s > acceptable->l0s))
			link->aspm_capable &= ~ASPM_STATE_L0S_DW;
416 417 418 419
		/*
		 * Check L1 latency.
		 * Every switch on the path to root complex need 1
		 * more microsecond for L1. Spec doesn't mention L0s.
420 421 422 423 424 425 426 427
		 *
		 * The exit latencies for L1 substates are not advertised
		 * by a device.  Since the spec also doesn't mention a way
		 * to determine max latencies introduced by enabling L1
		 * substates on the components, it is not clear how to do
		 * a L1 substate exit latency check.  We assume that the
		 * L1 exit latencies advertised by a device include L1
		 * substate latencies (and hence do not do any check).
428
		 */
429 430 431 432
		latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
		if ((link->aspm_capable & ASPM_STATE_L1) &&
		    (latency + l1_switch_latency > acceptable->l1))
			link->aspm_capable &= ~ASPM_STATE_L1;
433 434 435 436 437 438
		l1_switch_latency += 1000;

		link = link->parent;
	}
}

439 440 441 442 443 444 445 446 447 448 449 450 451 452
/*
 * The L1 PM substate capability is only implemented in function 0 in a
 * multi function device.
 */
static struct pci_dev *pci_function_0(struct pci_bus *linkbus)
{
	struct pci_dev *child;

	list_for_each_entry(child, &linkbus->devices, bus_list)
		if (PCI_FUNC(child->devfn) == 0)
			return child;
	return NULL;
}

453 454 455 456 457 458
/* Calculate L1.2 PM substate timing parameters */
static void aspm_calc_l1ss_info(struct pcie_link_state *link,
				struct aspm_register_info *upreg,
				struct aspm_register_info *dwreg)
{
	u32 val1, val2, scale1, scale2;
459
	u32 t_common_mode, t_power_on, l1_2_threshold, scale, value;
460 461 462 463 464 465 466 467

	link->l1ss.up_cap_ptr = upreg->l1ss_cap_ptr;
	link->l1ss.dw_cap_ptr = dwreg->l1ss_cap_ptr;
	link->l1ss.ctl1 = link->l1ss.ctl2 = 0;

	if (!(link->aspm_support & ASPM_STATE_L1_2_MASK))
		return;

468 469 470
	/* Choose the greater of the two Port Common_Mode_Restore_Times */
	val1 = (upreg->l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
	val2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
471
	t_common_mode = max(val1, val2);
472

473 474 475 476 477
	/* Choose the greater of the two Port T_POWER_ON times */
	val1   = (upreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
	scale1 = (upreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
	val2   = (dwreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
	scale2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
478 479

	if (calc_l1ss_pwron(link->pdev, scale1, val1) >
480
	    calc_l1ss_pwron(link->downstream, scale2, val2)) {
481
		link->l1ss.ctl2 |= scale1 | (val1 << 3);
482 483
		t_power_on = calc_l1ss_pwron(link->pdev, scale1, val1);
	} else {
484
		link->l1ss.ctl2 |= scale2 | (val2 << 3);
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
		t_power_on = calc_l1ss_pwron(link->downstream, scale2, val2);
	}

	/*
	 * Set LTR_L1.2_THRESHOLD to the time required to transition the
	 * Link from L0 to L1.2 and back to L0 so we enter L1.2 only if
	 * downstream devices report (via LTR) that they can tolerate at
	 * least that much latency.
	 *
	 * Based on PCIe r3.1, sec 5.5.3.3.1, Figures 5-16 and 5-17, and
	 * Table 5-11.  T(POWER_OFF) is at most 2us and T(L1.2) is at
	 * least 4us.
	 */
	l1_2_threshold = 2 + 4 + t_common_mode + t_power_on;
	encode_l12_threshold(l1_2_threshold, &scale, &value);
	link->l1ss.ctl1 |= t_common_mode << 8 | scale << 29 | value << 16;
501 502
}

503
static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
S
Shaohua Li 已提交
504
{
505
	struct pci_dev *child = link->downstream, *parent = link->pdev;
506
	struct pci_bus *linkbus = parent->subordinate;
507
	struct aspm_register_info upreg, dwreg;
S
Shaohua Li 已提交
508

509
	if (blacklist) {
510
		/* Set enabled/disable so that we will disable ASPM later */
511 512
		link->aspm_enabled = ASPM_STATE_ALL;
		link->aspm_disable = ASPM_STATE_ALL;
513 514 515
		return;
	}

516 517 518 519 520 521 522 523 524 525 526
	/* Get upstream/downstream components' register state */
	pcie_get_aspm_reg(parent, &upreg);
	pcie_get_aspm_reg(child, &dwreg);

	/*
	 * If ASPM not supported, don't mess with the clocks and link,
	 * bail out now.
	 */
	if (!(upreg.support & dwreg.support))
		return;

527 528 529
	/* Configure common clock before checking latencies */
	pcie_aspm_configure_common_clock(link);

530 531 532 533
	/*
	 * Re-read upstream/downstream components' register state
	 * after clock configuration
	 */
534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
	pcie_get_aspm_reg(parent, &upreg);
	pcie_get_aspm_reg(child, &dwreg);

	/*
	 * Setup L0s state
	 *
	 * Note that we must not enable L0s in either direction on a
	 * given link unless components on both sides of the link each
	 * support L0s.
	 */
	if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
		link->aspm_support |= ASPM_STATE_L0S;
	if (dwreg.enabled & PCIE_LINK_STATE_L0S)
		link->aspm_enabled |= ASPM_STATE_L0S_UP;
	if (upreg.enabled & PCIE_LINK_STATE_L0S)
		link->aspm_enabled |= ASPM_STATE_L0S_DW;
	link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
	link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);

	/* Setup L1 state */
	if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
		link->aspm_support |= ASPM_STATE_L1;
	if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
		link->aspm_enabled |= ASPM_STATE_L1;
	link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
	link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
560

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
	/* Setup L1 substate */
	if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_ASPM_L1_1)
		link->aspm_support |= ASPM_STATE_L1_1;
	if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_ASPM_L1_2)
		link->aspm_support |= ASPM_STATE_L1_2;
	if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_PCIPM_L1_1)
		link->aspm_support |= ASPM_STATE_L1_1_PCIPM;
	if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_PCIPM_L1_2)
		link->aspm_support |= ASPM_STATE_L1_2_PCIPM;

	if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_ASPM_L1_1)
		link->aspm_enabled |= ASPM_STATE_L1_1;
	if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_ASPM_L1_2)
		link->aspm_enabled |= ASPM_STATE_L1_2;
	if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_PCIPM_L1_1)
		link->aspm_enabled |= ASPM_STATE_L1_1_PCIPM;
	if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_PCIPM_L1_2)
		link->aspm_enabled |= ASPM_STATE_L1_2_PCIPM;

580 581 582
	if (link->aspm_support & ASPM_STATE_L1SS)
		aspm_calc_l1ss_info(link, &upreg, &dwreg);

583 584
	/* Save default state */
	link->aspm_default = link->aspm_enabled;
585 586 587

	/* Setup initial capable state. Will be updated later */
	link->aspm_capable = link->aspm_support;
588 589 590 591 592
	/*
	 * If the downstream component has pci bridge function, don't
	 * do ASPM for now.
	 */
	list_for_each_entry(child, &linkbus->devices, bus_list) {
593
		if (pci_pcie_type(child) == PCI_EXP_TYPE_PCI_BRIDGE) {
594
			link->aspm_disable = ASPM_STATE_ALL;
595 596 597
			break;
		}
	}
598

599
	/* Get and check endpoint acceptable latencies */
600
	list_for_each_entry(child, &linkbus->devices, bus_list) {
601
		u32 reg32, encoding;
602
		struct aspm_latency *acceptable =
603
			&link->acceptable[PCI_FUNC(child->devfn)];
S
Shaohua Li 已提交
604

605 606
		if (pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT &&
		    pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END)
S
Shaohua Li 已提交
607 608
			continue;

609
		pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
610
		/* Calculate endpoint L0s acceptable latency */
611 612
		encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
		acceptable->l0s = calc_l0s_acceptable(encoding);
613 614 615 616 617
		/* Calculate endpoint L1 acceptable latency */
		encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
		acceptable->l1 = calc_l1_acceptable(encoding);

		pcie_aspm_check_latency(child);
S
Shaohua Li 已提交
618 619 620
	}
}

621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
static void pci_clear_and_set_dword(struct pci_dev *pdev, int pos,
				    u32 clear, u32 set)
{
	u32 val;

	pci_read_config_dword(pdev, pos, &val);
	val &= ~clear;
	val |= set;
	pci_write_config_dword(pdev, pos, val);
}

/* Configure the ASPM L1 substates */
static void pcie_config_aspm_l1ss(struct pcie_link_state *link, u32 state)
{
	u32 val, enable_req;
	struct pci_dev *child = link->downstream, *parent = link->pdev;
	u32 up_cap_ptr = link->l1ss.up_cap_ptr;
	u32 dw_cap_ptr = link->l1ss.dw_cap_ptr;

	enable_req = (link->aspm_enabled ^ state) & state;

	/*
	 * Here are the rules specified in the PCIe spec for enabling L1SS:
	 * - When enabling L1.x, enable bit at parent first, then at child
	 * - When disabling L1.x, disable bit at child first, then at parent
	 * - When enabling ASPM L1.x, need to disable L1
	 *   (at child followed by parent).
	 * - The ASPM/PCIPM L1.2 must be disabled while programming timing
	 *   parameters
	 *
	 * To keep it simple, disable all L1SS bits first, and later enable
	 * what is needed.
	 */

	/* Disable all L1 substates */
	pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
				PCI_L1SS_CTL1_L1SS_MASK, 0);
	pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
				PCI_L1SS_CTL1_L1SS_MASK, 0);
	/*
	 * If needed, disable L1, and it gets enabled later
	 * in pcie_config_aspm_link().
	 */
	if (enable_req & (ASPM_STATE_L1_1 | ASPM_STATE_L1_2)) {
		pcie_capability_clear_and_set_word(child, PCI_EXP_LNKCTL,
						   PCI_EXP_LNKCTL_ASPM_L1, 0);
		pcie_capability_clear_and_set_word(parent, PCI_EXP_LNKCTL,
						   PCI_EXP_LNKCTL_ASPM_L1, 0);
	}

	if (enable_req & ASPM_STATE_L1_2_MASK) {

673
		/* Program T_POWER_ON times in both ports */
674 675 676 677 678
		pci_write_config_dword(parent, up_cap_ptr + PCI_L1SS_CTL2,
				       link->l1ss.ctl2);
		pci_write_config_dword(child, dw_cap_ptr + PCI_L1SS_CTL2,
				       link->l1ss.ctl2);

679
		/* Program Common_Mode_Restore_Time in upstream device */
680
		pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
681 682
					PCI_L1SS_CTL1_CM_RESTORE_TIME,
					link->l1ss.ctl1);
683

684
		/* Program LTR_L1.2_THRESHOLD time in both ports */
685
		pci_clear_and_set_dword(parent,	up_cap_ptr + PCI_L1SS_CTL1,
686 687 688
					PCI_L1SS_CTL1_LTR_L12_TH_VALUE |
					PCI_L1SS_CTL1_LTR_L12_TH_SCALE,
					link->l1ss.ctl1);
689
		pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
690 691 692
					PCI_L1SS_CTL1_LTR_L12_TH_VALUE |
					PCI_L1SS_CTL1_LTR_L12_TH_SCALE,
					link->l1ss.ctl1);
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
	}

	val = 0;
	if (state & ASPM_STATE_L1_1)
		val |= PCI_L1SS_CTL1_ASPM_L1_1;
	if (state & ASPM_STATE_L1_2)
		val |= PCI_L1SS_CTL1_ASPM_L1_2;
	if (state & ASPM_STATE_L1_1_PCIPM)
		val |= PCI_L1SS_CTL1_PCIPM_L1_1;
	if (state & ASPM_STATE_L1_2_PCIPM)
		val |= PCI_L1SS_CTL1_PCIPM_L1_2;

	/* Enable what we need to enable */
	pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
				PCI_L1SS_CAP_L1_PM_SS, val);
	pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
				PCI_L1SS_CAP_L1_PM_SS, val);
}

712
static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
S
Shaohua Li 已提交
713
{
714 715
	pcie_capability_clear_and_set_word(pdev, PCI_EXP_LNKCTL,
					   PCI_EXP_LNKCTL_ASPMC, val);
S
Shaohua Li 已提交
716 717
}

718
static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
S
Shaohua Li 已提交
719
{
720
	u32 upstream = 0, dwstream = 0;
721
	struct pci_dev *child = link->downstream, *parent = link->pdev;
722
	struct pci_bus *linkbus = parent->subordinate;
S
Shaohua Li 已提交
723

724
	/* Enable only the states that were not explicitly disabled */
725
	state &= (link->aspm_capable & ~link->aspm_disable);
726 727 728 729 730 731 732 733 734 735 736 737

	/* Can't enable any substates if L1 is not enabled */
	if (!(state & ASPM_STATE_L1))
		state &= ~ASPM_STATE_L1SS;

	/* Spec says both ports must be in D0 before enabling PCI PM substates*/
	if (parent->current_state != PCI_D0 || child->current_state != PCI_D0) {
		state &= ~ASPM_STATE_L1_SS_PCIPM;
		state |= (link->aspm_enabled & ASPM_STATE_L1_SS_PCIPM);
	}

	/* Nothing to do if the link is already in the requested state */
738 739
	if (link->aspm_enabled == state)
		return;
740 741
	/* Convert ASPM state to upstream/downstream ASPM register state */
	if (state & ASPM_STATE_L0S_UP)
742
		dwstream |= PCI_EXP_LNKCTL_ASPM_L0S;
743
	if (state & ASPM_STATE_L0S_DW)
744
		upstream |= PCI_EXP_LNKCTL_ASPM_L0S;
745
	if (state & ASPM_STATE_L1) {
746 747
		upstream |= PCI_EXP_LNKCTL_ASPM_L1;
		dwstream |= PCI_EXP_LNKCTL_ASPM_L1;
748
	}
749 750 751 752

	if (link->aspm_capable & ASPM_STATE_L1SS)
		pcie_config_aspm_l1ss(link, state);

S
Shaohua Li 已提交
753
	/*
754 755 756 757
	 * Spec 2.0 suggests all functions should be configured the
	 * same setting for ASPM. Enabling ASPM L1 should be done in
	 * upstream component first and then downstream, and vice
	 * versa for disabling ASPM L1. Spec doesn't mention L0S.
S
Shaohua Li 已提交
758
	 */
759 760
	if (state & ASPM_STATE_L1)
		pcie_config_aspm_dev(parent, upstream);
761
	list_for_each_entry(child, &linkbus->devices, bus_list)
762 763 764
		pcie_config_aspm_dev(child, dwstream);
	if (!(state & ASPM_STATE_L1))
		pcie_config_aspm_dev(parent, upstream);
S
Shaohua Li 已提交
765

766
	link->aspm_enabled = state;
S
Shaohua Li 已提交
767 768
}

769
static void pcie_config_aspm_path(struct pcie_link_state *link)
S
Shaohua Li 已提交
770
{
771 772 773
	while (link) {
		pcie_config_aspm_link(link, policy_to_aspm_state(link));
		link = link->parent;
774
	}
S
Shaohua Li 已提交
775 776
}

777
static void free_link_state(struct pcie_link_state *link)
S
Shaohua Li 已提交
778
{
779 780
	link->pdev->link_state = NULL;
	kfree(link);
S
Shaohua Li 已提交
781 782
}

783 784
static int pcie_aspm_sanity_check(struct pci_dev *pdev)
{
785
	struct pci_dev *child;
786
	u32 reg32;
787

788
	/*
789
	 * Some functions in a slot might not all be PCIe functions,
790
	 * very strange. Disable ASPM for the whole slot
791
	 */
792
	list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
793
		if (!pci_is_pcie(child))
794
			return -EINVAL;
795 796 797 798 799 800 801 802 803 804

		/*
		 * If ASPM is disabled then we're not going to change
		 * the BIOS state. It's safe to continue even if it's a
		 * pre-1.1 device
		 */

		if (aspm_disabled)
			continue;

805 806 807 808
		/*
		 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
		 * RBER bit to determine if a function is 1.1 version device
		 */
809
		pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
S
Sitsofe Wheeler 已提交
810
		if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
811
			pci_info(child, "disabling ASPM on pre-1.1 PCIe device.  You can enable it with 'pcie_aspm=force'\n");
812 813
			return -EINVAL;
		}
814 815 816 817
	}
	return 0;
}

818
static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
819 820 821 822 823 824
{
	struct pcie_link_state *link;

	link = kzalloc(sizeof(*link), GFP_KERNEL);
	if (!link)
		return NULL;
825

826 827 828 829
	INIT_LIST_HEAD(&link->sibling);
	INIT_LIST_HEAD(&link->children);
	INIT_LIST_HEAD(&link->link);
	link->pdev = pdev;
830
	link->downstream = pci_function_0(pdev->subordinate);
831 832 833

	/*
	 * Root Ports and PCI/PCI-X to PCIe Bridges are roots of PCIe
834 835 836 837
	 * hierarchies.  Note that some PCIe host implementations omit
	 * the root ports entirely, in which case a downstream port on
	 * a switch may become the root of the link state chain for all
	 * its subordinate endpoints.
838 839
	 */
	if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
840 841
	    pci_pcie_type(pdev) == PCI_EXP_TYPE_PCIE_BRIDGE ||
	    !pdev->bus->parent->self) {
842 843
		link->root = link;
	} else {
844
		struct pcie_link_state *parent;
845

846 847 848 849 850
		parent = pdev->bus->parent->self->link_state;
		if (!parent) {
			kfree(link);
			return NULL;
		}
851

852
		link->parent = parent;
853
		link->root = link->parent->root;
854 855
		list_add(&link->link, &parent->children);
	}
856

857 858 859 860 861
	list_add(&link->sibling, &link_list);
	pdev->link_state = link;
	return link;
}

S
Shaohua Li 已提交
862 863
/*
 * pcie_aspm_init_link_state: Initiate PCI express link state.
864
 * It is called after the pcie and its children devices are scanned.
S
Shaohua Li 已提交
865 866 867 868
 * @pdev: the root port or switch downstream port
 */
void pcie_aspm_init_link_state(struct pci_dev *pdev)
{
869
	struct pcie_link_state *link;
870
	int blacklist = !!pcie_aspm_sanity_check(pdev);
S
Shaohua Li 已提交
871

872 873 874
	if (!aspm_support_enabled)
		return;

875
	if (pdev->link_state)
S
Shaohua Li 已提交
876
		return;
877 878 879 880 881 882 883

	/*
	 * We allocate pcie_link_state for the component on the upstream
	 * end of a Link, so there's nothing to do unless this device has a
	 * Link on its secondary side.
	 */
	if (!pdev->has_secondary_link)
S
Shaohua Li 已提交
884
		return;
885

886
	/* VIA has a strange chipset, root port is under a bridge */
887
	if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT &&
888
	    pdev->bus->self)
889
		return;
890

S
Shaohua Li 已提交
891 892 893 894 895
	down_read(&pci_bus_sem);
	if (list_empty(&pdev->subordinate->devices))
		goto out;

	mutex_lock(&aspm_lock);
896
	link = alloc_pcie_link_state(pdev);
897 898 899
	if (!link)
		goto unlock;
	/*
900 901 902
	 * Setup initial ASPM state. Note that we need to configure
	 * upstream links also because capable state of them can be
	 * update through pcie_aspm_cap_init().
903
	 */
904
	pcie_aspm_cap_init(link, blacklist);
S
Shaohua Li 已提交
905

906
	/* Setup initial Clock PM state */
907
	pcie_clkpm_cap_init(link, blacklist);
908 909 910 911 912 913 914 915 916

	/*
	 * At this stage drivers haven't had an opportunity to change the
	 * link policy setting. Enabling ASPM on broken hardware can cripple
	 * it even before the driver has had a chance to disable ASPM, so
	 * default to a safe level right now. If we're enabling ASPM beyond
	 * the BIOS's expectation, we'll do so once pci_enable_device() is
	 * called.
	 */
917 918
	if (aspm_policy != POLICY_POWERSAVE &&
	    aspm_policy != POLICY_POWER_SUPERSAVE) {
919 920 921 922
		pcie_config_aspm_path(link);
		pcie_set_clkpm(link, policy_to_clkpm_state(link));
	}

923
unlock:
S
Shaohua Li 已提交
924 925 926 927 928
	mutex_unlock(&aspm_lock);
out:
	up_read(&pci_bus_sem);
}

929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
/* Recheck latencies and update aspm_capable for links under the root */
static void pcie_update_aspm_capable(struct pcie_link_state *root)
{
	struct pcie_link_state *link;
	BUG_ON(root->parent);
	list_for_each_entry(link, &link_list, sibling) {
		if (link->root != root)
			continue;
		link->aspm_capable = link->aspm_support;
	}
	list_for_each_entry(link, &link_list, sibling) {
		struct pci_dev *child;
		struct pci_bus *linkbus = link->pdev->subordinate;
		if (link->root != root)
			continue;
		list_for_each_entry(child, &linkbus->devices, bus_list) {
945 946
			if ((pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT) &&
			    (pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END))
947 948 949 950 951 952
				continue;
			pcie_aspm_check_latency(child);
		}
	}
}

S
Shaohua Li 已提交
953 954 955 956
/* @pdev: the endpoint device */
void pcie_aspm_exit_link_state(struct pci_dev *pdev)
{
	struct pci_dev *parent = pdev->bus->self;
957
	struct pcie_link_state *link, *root, *parent_link;
S
Shaohua Li 已提交
958

959
	if (!parent || !parent->link_state)
S
Shaohua Li 已提交
960
		return;
961

S
Shaohua Li 已提交
962 963 964 965
	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	/*
	 * All PCIe functions are in one slot, remove one function will remove
966
	 * the whole slot, so just wait until we are the last function left.
S
Shaohua Li 已提交
967
	 */
968
	if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
S
Shaohua Li 已提交
969 970
		goto out;

971
	link = parent->link_state;
972
	root = link->root;
973
	parent_link = link->parent;
974

S
Shaohua Li 已提交
975
	/* All functions are removed, so just disable ASPM for the link */
976
	pcie_config_aspm_link(link, 0);
977 978
	list_del(&link->sibling);
	list_del(&link->link);
S
Shaohua Li 已提交
979
	/* Clock PM is for endpoint device */
980
	free_link_state(link);
981 982

	/* Recheck latencies and configure upstream links */
983 984 985 986
	if (parent_link) {
		pcie_update_aspm_capable(root);
		pcie_config_aspm_path(parent_link);
	}
S
Shaohua Li 已提交
987 988 989 990 991 992 993 994
out:
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
}

/* @pdev: the root port or switch downstream port */
void pcie_aspm_pm_state_change(struct pci_dev *pdev)
{
995
	struct pcie_link_state *link = pdev->link_state;
S
Shaohua Li 已提交
996

997
	if (aspm_disabled || !link)
S
Shaohua Li 已提交
998 999
		return;
	/*
1000 1001
	 * Devices changed PM state, we should recheck if latency
	 * meets all functions' requirement
S
Shaohua Li 已提交
1002
	 */
1003 1004 1005
	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	pcie_update_aspm_capable(link->root);
1006
	pcie_config_aspm_path(link);
1007 1008
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
S
Shaohua Li 已提交
1009 1010
}

1011 1012 1013 1014
void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
{
	struct pcie_link_state *link = pdev->link_state;

1015
	if (aspm_disabled || !link)
1016 1017
		return;

1018 1019
	if (aspm_policy != POLICY_POWERSAVE &&
	    aspm_policy != POLICY_POWER_SUPERSAVE)
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
		return;

	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	pcie_config_aspm_path(link);
	pcie_set_clkpm(link, policy_to_clkpm_state(link));
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
}

1030
static void __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem)
S
Shaohua Li 已提交
1031 1032
{
	struct pci_dev *parent = pdev->bus->self;
1033
	struct pcie_link_state *link;
S
Shaohua Li 已提交
1034

M
Matthew Garrett 已提交
1035
	if (!pci_is_pcie(pdev))
S
Shaohua Li 已提交
1036
		return;
M
Matthew Garrett 已提交
1037

1038
	if (pdev->has_secondary_link)
S
Shaohua Li 已提交
1039 1040 1041 1042
		parent = pdev;
	if (!parent || !parent->link_state)
		return;

1043 1044 1045 1046 1047 1048 1049 1050
	/*
	 * A driver requested that ASPM be disabled on this device, but
	 * if we don't have permission to manage ASPM (e.g., on ACPI
	 * systems we have to observe the FADT ACPI_FADT_NO_ASPM bit and
	 * the _OSC method), we can't honor that request.  Windows has
	 * a similar mechanism using "PciASPMOptOut", which is also
	 * ignored in this situation.
	 */
1051
	if (aspm_disabled) {
1052
		pci_warn(pdev, "can't disable ASPM; OS doesn't have ASPM control\n");
1053 1054 1055
		return;
	}

1056 1057
	if (sem)
		down_read(&pci_bus_sem);
S
Shaohua Li 已提交
1058
	mutex_lock(&aspm_lock);
1059
	link = parent->link_state;
1060 1061 1062 1063
	if (state & PCIE_LINK_STATE_L0S)
		link->aspm_disable |= ASPM_STATE_L0S;
	if (state & PCIE_LINK_STATE_L1)
		link->aspm_disable |= ASPM_STATE_L1;
1064 1065
	pcie_config_aspm_link(link, policy_to_aspm_state(link));

K
Kenji Kaneshige 已提交
1066
	if (state & PCIE_LINK_STATE_CLKPM) {
1067 1068
		link->clkpm_capable = 0;
		pcie_set_clkpm(link, 0);
K
Kenji Kaneshige 已提交
1069
	}
S
Shaohua Li 已提交
1070
	mutex_unlock(&aspm_lock);
1071 1072 1073 1074 1075 1076
	if (sem)
		up_read(&pci_bus_sem);
}

void pci_disable_link_state_locked(struct pci_dev *pdev, int state)
{
1077
	__pci_disable_link_state(pdev, state, false);
1078 1079 1080
}
EXPORT_SYMBOL(pci_disable_link_state_locked);

1081 1082 1083 1084 1085 1086 1087 1088 1089
/**
 * pci_disable_link_state - Disable device's link state, so the link will
 * never enter specific states.  Note that if the BIOS didn't grant ASPM
 * control to the OS, this does nothing because we can't touch the LNKCTL
 * register.
 *
 * @pdev: PCI device
 * @state: ASPM link state to disable
 */
1090 1091
void pci_disable_link_state(struct pci_dev *pdev, int state)
{
1092
	__pci_disable_link_state(pdev, state, true);
S
Shaohua Li 已提交
1093 1094 1095
}
EXPORT_SYMBOL(pci_disable_link_state);

1096 1097
static int pcie_aspm_set_policy(const char *val,
				const struct kernel_param *kp)
S
Shaohua Li 已提交
1098 1099
{
	int i;
1100
	struct pcie_link_state *link;
S
Shaohua Li 已提交
1101

1102 1103
	if (aspm_disabled)
		return -EPERM;
S
Shaohua Li 已提交
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	for (i = 0; i < ARRAY_SIZE(policy_str); i++)
		if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
			break;
	if (i >= ARRAY_SIZE(policy_str))
		return -EINVAL;
	if (i == aspm_policy)
		return 0;

	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	aspm_policy = i;
1115 1116 1117
	list_for_each_entry(link, &link_list, sibling) {
		pcie_config_aspm_link(link, policy_to_aspm_state(link));
		pcie_set_clkpm(link, policy_to_clkpm_state(link));
S
Shaohua Li 已提交
1118 1119 1120 1121 1122 1123
	}
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
	return 0;
}

1124
static int pcie_aspm_get_policy(char *buffer, const struct kernel_param *kp)
S
Shaohua Li 已提交
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
{
	int i, cnt = 0;
	for (i = 0; i < ARRAY_SIZE(policy_str); i++)
		if (i == aspm_policy)
			cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
		else
			cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
	return cnt;
}

module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
	NULL, 0644);

#ifdef CONFIG_PCIEASPM_DEBUG
static ssize_t link_state_show(struct device *dev,
		struct device_attribute *attr,
		char *buf)
{
	struct pci_dev *pci_device = to_pci_dev(dev);
	struct pcie_link_state *link_state = pci_device->link_state;

1146
	return sprintf(buf, "%d\n", link_state->aspm_enabled);
S
Shaohua Li 已提交
1147 1148 1149 1150 1151 1152 1153
}

static ssize_t link_state_store(struct device *dev,
		struct device_attribute *attr,
		const char *buf,
		size_t n)
{
1154
	struct pci_dev *pdev = to_pci_dev(dev);
1155
	struct pcie_link_state *link, *root = pdev->link_state->root;
1156
	u32 state;
S
Shaohua Li 已提交
1157

1158 1159
	if (aspm_disabled)
		return -EPERM;
S
Shaohua Li 已提交
1160

1161 1162 1163 1164
	if (kstrtouint(buf, 10, &state))
		return -EINVAL;
	if ((state & ~ASPM_STATE_ALL) != 0)
		return -EINVAL;
1165

1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
	list_for_each_entry(link, &link_list, sibling) {
		if (link->root != root)
			continue;
		pcie_config_aspm_link(link, state);
	}
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);
	return n;
S
Shaohua Li 已提交
1176 1177 1178 1179 1180 1181 1182 1183 1184
}

static ssize_t clk_ctl_show(struct device *dev,
		struct device_attribute *attr,
		char *buf)
{
	struct pci_dev *pci_device = to_pci_dev(dev);
	struct pcie_link_state *link_state = pci_device->link_state;

1185
	return sprintf(buf, "%d\n", link_state->clkpm_enabled);
S
Shaohua Li 已提交
1186 1187 1188 1189 1190 1191 1192
}

static ssize_t clk_ctl_store(struct device *dev,
		struct device_attribute *attr,
		const char *buf,
		size_t n)
{
K
Kenji Kaneshige 已提交
1193
	struct pci_dev *pdev = to_pci_dev(dev);
1194
	bool state;
S
Shaohua Li 已提交
1195

1196
	if (strtobool(buf, &state))
S
Shaohua Li 已提交
1197 1198 1199 1200
		return -EINVAL;

	down_read(&pci_bus_sem);
	mutex_lock(&aspm_lock);
1201
	pcie_set_clkpm_nocheck(pdev->link_state, state);
S
Shaohua Li 已提交
1202 1203 1204 1205 1206 1207
	mutex_unlock(&aspm_lock);
	up_read(&pci_bus_sem);

	return n;
}

1208 1209
static DEVICE_ATTR_RW(link_state);
static DEVICE_ATTR_RW(clk_ctl);
S
Shaohua Li 已提交
1210 1211 1212 1213 1214 1215

static char power_group[] = "power";
void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
{
	struct pcie_link_state *link_state = pdev->link_state;

1216
	if (!link_state)
S
Shaohua Li 已提交
1217 1218
		return;

1219
	if (link_state->aspm_support)
S
Shaohua Li 已提交
1220 1221
		sysfs_add_file_to_group(&pdev->dev.kobj,
			&dev_attr_link_state.attr, power_group);
1222
	if (link_state->clkpm_capable)
S
Shaohua Li 已提交
1223 1224 1225 1226 1227 1228 1229 1230
		sysfs_add_file_to_group(&pdev->dev.kobj,
			&dev_attr_clk_ctl.attr, power_group);
}

void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
{
	struct pcie_link_state *link_state = pdev->link_state;

1231
	if (!link_state)
S
Shaohua Li 已提交
1232 1233
		return;

1234
	if (link_state->aspm_support)
S
Shaohua Li 已提交
1235 1236
		sysfs_remove_file_from_group(&pdev->dev.kobj,
			&dev_attr_link_state.attr, power_group);
1237
	if (link_state->clkpm_capable)
S
Shaohua Li 已提交
1238 1239 1240 1241 1242 1243 1244
		sysfs_remove_file_from_group(&pdev->dev.kobj,
			&dev_attr_clk_ctl.attr, power_group);
}
#endif

static int __init pcie_aspm_disable(char *str)
{
1245
	if (!strcmp(str, "off")) {
M
Matthew Garrett 已提交
1246
		aspm_policy = POLICY_DEFAULT;
1247
		aspm_disabled = 1;
1248
		aspm_support_enabled = false;
1249 1250 1251
		printk(KERN_INFO "PCIe ASPM is disabled\n");
	} else if (!strcmp(str, "force")) {
		aspm_force = 1;
M
Michael Witten 已提交
1252
		printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
1253
	}
S
Shaohua Li 已提交
1254 1255 1256
	return 1;
}

1257
__setup("pcie_aspm=", pcie_aspm_disable);
S
Shaohua Li 已提交
1258

1259 1260
void pcie_no_aspm(void)
{
M
Matthew Garrett 已提交
1261 1262 1263 1264 1265 1266 1267 1268
	/*
	 * Disabling ASPM is intended to prevent the kernel from modifying
	 * existing hardware state, not to clear existing state. To that end:
	 * (a) set policy to POLICY_DEFAULT in order to avoid changing state
	 * (b) prevent userspace from changing policy
	 */
	if (!aspm_force) {
		aspm_policy = POLICY_DEFAULT;
1269
		aspm_disabled = 1;
M
Matthew Garrett 已提交
1270
	}
1271 1272
}

1273 1274 1275 1276 1277
bool pcie_aspm_support_enabled(void)
{
	return aspm_support_enabled;
}
EXPORT_SYMBOL(pcie_aspm_support_enabled);