pgtable-3level.h 4.3 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_PGTABLE_3LEVEL_H
#define _ASM_X86_PGTABLE_3LEVEL_H
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10

/*
 * Intel Physical Address Extension (PAE) Mode - three-level page
 * tables on PPro+ CPUs.
 *
 * Copyright (C) 1999 Ingo Molnar <mingo@redhat.com>
 */

11 12 13 14 15 16 17 18 19
#define pte_ERROR(e)							\
	printk("%s:%d: bad pte %p(%08lx%08lx).\n",			\
	       __FILE__, __LINE__, &(e), (e).pte_high, (e).pte_low)
#define pmd_ERROR(e)							\
	printk("%s:%d: bad pmd %p(%016Lx).\n",				\
	       __FILE__, __LINE__, &(e), pmd_val(e))
#define pgd_ERROR(e)							\
	printk("%s:%d: bad pgd %p(%016Lx).\n",				\
	       __FILE__, __LINE__, &(e), pgd_val(e))
20 21 22 23 24

static inline int pud_none(pud_t pud)
{
	return pud_val(pud) == 0;
}
25

26 27
static inline int pud_bad(pud_t pud)
{
28
	return (pud_val(pud) & ~(PTE_PFN_MASK | _KERNPG_TABLE | _PAGE_USER)) != 0;
29
}
30

L
Linus Torvalds 已提交
31 32 33 34 35 36
/* Rules for using set_pte: the pte being assigned *must* be
 * either not present or in a state where the hardware will
 * not attempt to update the pte.  In places where this is
 * not possible, use pte_get_and_clear to obtain the old pte
 * value and then use set_pte to update it.  -ben
 */
37
static inline void native_set_pte(pte_t *ptep, pte_t pte)
L
Linus Torvalds 已提交
38 39 40 41 42 43
{
	ptep->pte_high = pte.pte_high;
	smp_wmb();
	ptep->pte_low = pte.pte_low;
}

44 45 46 47 48 49
/*
 * Since this is only called on user PTEs, and the page fault handler
 * must handle the already racy situation of simultaneous page faults,
 * we are justified in merely clearing the PTE present bit, followed
 * by a set.  The ordering here is important.
 */
50 51
static inline void native_set_pte_present(struct mm_struct *mm,
					  unsigned long addr,
52
					  pte_t *ptep, pte_t pte)
53 54 55 56 57 58 59 60
{
	ptep->pte_low = 0;
	smp_wmb();
	ptep->pte_high = pte.pte_high;
	smp_wmb();
	ptep->pte_low = pte.pte_low;
}

61 62
static inline void native_set_pte_atomic(pte_t *ptep, pte_t pte)
{
63
	set_64bit((unsigned long long *)(ptep), native_pte_val(pte));
64
}
65

66 67
static inline void native_set_pmd(pmd_t *pmdp, pmd_t pmd)
{
68
	set_64bit((unsigned long long *)(pmdp), native_pmd_val(pmd));
69
}
70

71 72
static inline void native_set_pud(pud_t *pudp, pud_t pud)
{
73
	set_64bit((unsigned long long *)(pudp), native_pud_val(pud));
74
}
L
Linus Torvalds 已提交
75

76 77 78 79 80
/*
 * For PTEs and PDEs, we must clear the P-bit first when clearing a page table
 * entry, so clear the bottom half first and enforce ordering with a compiler
 * barrier.
 */
81 82
static inline void native_pte_clear(struct mm_struct *mm, unsigned long addr,
				    pte_t *ptep)
83 84 85 86 87 88
{
	ptep->pte_low = 0;
	smp_wmb();
	ptep->pte_high = 0;
}

89
static inline void native_pmd_clear(pmd_t *pmd)
90 91 92 93 94 95
{
	u32 *tmp = (u32 *)pmd;
	*tmp = 0;
	smp_wmb();
	*(tmp + 1) = 0;
}
96

97 98
static inline void pud_clear(pud_t *pudp)
{
99 100
	unsigned long pgd;

101 102 103
	set_pud(pudp, __pud(0));

	/*
104 105 106 107
	 * According to Intel App note "TLBs, Paging-Structure Caches,
	 * and Their Invalidation", April 2007, document 317080-001,
	 * section 8.1: in PAE mode we explicitly have to flush the
	 * TLB via cr3 if the top-level pgd is changed...
108
	 *
109 110
	 * Make sure the pud entry we're updating is within the
	 * current pgd to avoid unnecessary TLB flushes.
111
	 */
112
	pgd = read_cr3();
113 114
	if (__pa(pudp) >= pgd && __pa(pudp) <
	    (pgd + sizeof(pgd_t)*PTRS_PER_PGD))
115
		write_cr3(pgd);
116
}
117 118

/* Find an entry in the second-level page table.. */
J
Jan Beulich 已提交
119
#define pmd_offset(pud, address) ((pmd_t *)pud_page_vaddr(*(pud)) +	\
120
				  pmd_index(address))
121

122
#ifdef CONFIG_SMP
123
static inline pte_t native_ptep_get_and_clear(pte_t *ptep)
L
Linus Torvalds 已提交
124 125 126 127 128 129 130 131 132 133
{
	pte_t res;

	/* xchg acts as a barrier before the setting of the high bits */
	res.pte_low = xchg(&ptep->pte_low, 0);
	res.pte_high = ptep->pte_high;
	ptep->pte_high = 0;

	return res;
}
134 135 136
#else
#define native_ptep_get_and_clear(xp) native_local_ptep_get_and_clear(xp)
#endif
L
Linus Torvalds 已提交
137 138 139 140 141 142

/*
 * Bits 0, 6 and 7 are taken in the low part of the pte,
 * put the 32 bits of offset into the high part.
 */
#define pte_to_pgoff(pte) ((pte).pte_high)
143 144
#define pgoff_to_pte(off)						\
	((pte_t) { { .pte_low = _PAGE_FILE, .pte_high = (off) } })
L
Linus Torvalds 已提交
145 146 147
#define PTE_FILE_MAX_BITS       32

/* Encode and de-code a swap entry */
J
Jan Beulich 已提交
148
#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > 5)
L
Linus Torvalds 已提交
149 150 151 152
#define __swp_type(x)			(((x).val) & 0x1f)
#define __swp_offset(x)			((x).val >> 5)
#define __swp_entry(type, offset)	((swp_entry_t){(type) | (offset) << 5})
#define __pte_to_swp_entry(pte)		((swp_entry_t){ (pte).pte_high })
153
#define __swp_entry_to_pte(x)		((pte_t){ { .pte_high = (x).val } })
L
Linus Torvalds 已提交
154

H
H. Peter Anvin 已提交
155
#endif /* _ASM_X86_PGTABLE_3LEVEL_H */