integrator_cp.c 10.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13
/*
 *  linux/arch/arm/mach-integrator/integrator_cp.c
 *
 *  Copyright (C) 2003 Deep Blue Solutions Ltd
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 */
#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/list.h>
14
#include <linux/platform_device.h>
L
Linus Torvalds 已提交
15 16
#include <linux/dma-mapping.h>
#include <linux/string.h>
K
Kay Sievers 已提交
17
#include <linux/device.h>
18 19 20
#include <linux/amba/bus.h>
#include <linux/amba/kmi.h>
#include <linux/amba/clcd.h>
21
#include <linux/amba/mmci.h>
22
#include <linux/io.h>
23
#include <linux/gfp.h>
24
#include <linux/mtd/physmap.h>
25
#include <linux/platform_data/clk-integrator.h>
L
Linus Torvalds 已提交
26

27
#include <mach/hardware.h>
28
#include <mach/platform.h>
L
Linus Torvalds 已提交
29 30
#include <asm/setup.h>
#include <asm/mach-types.h>
31
#include <asm/hardware/arm_timer.h>
32
#include <asm/hardware/icst.h>
L
Linus Torvalds 已提交
33

34 35
#include <mach/cm.h>
#include <mach/lm.h>
36
#include <mach/irqs.h>
L
Linus Torvalds 已提交
37 38 39 40 41 42

#include <asm/mach/arch.h>
#include <asm/mach/irq.h>
#include <asm/mach/map.h>
#include <asm/mach/time.h>

43
#include <asm/hardware/timer-sp.h>
44

45
#include <plat/clcd.h>
46
#include <plat/fpga-irq.h>
47
#include <plat/sched_clock.h>
48

49 50
#include "common.h"

L
Linus Torvalds 已提交
51 52 53 54 55
#define INTCP_PA_FLASH_BASE		0x24000000
#define INTCP_FLASH_SIZE		SZ_32M

#define INTCP_PA_CLCD_BASE		0xc0000000

56 57 58
#define INTCP_VA_CIC_BASE		__io_address(INTEGRATOR_HDR_BASE + 0x40)
#define INTCP_VA_PIC_BASE		__io_address(INTEGRATOR_IC_BASE)
#define INTCP_VA_SIC_BASE		__io_address(INTEGRATOR_CP_SIC_BASE)
L
Linus Torvalds 已提交
59 60 61

#define INTCP_ETH_SIZE			0x10

62
#define INTCP_VA_CTRL_BASE		IO_ADDRESS(INTEGRATOR_CP_CTL_BASE)
L
Linus Torvalds 已提交
63 64 65 66 67 68 69 70 71 72 73 74 75 76
#define INTCP_FLASHPROG			0x04
#define CINTEGRATOR_FLASHPROG_FLVPPEN	(1 << 0)
#define CINTEGRATOR_FLASHPROG_FLWREN	(1 << 1)

/*
 * Logical      Physical
 * f1000000	10000000	Core module registers
 * f1100000	11000000	System controller registers
 * f1200000	12000000	EBI registers
 * f1300000	13000000	Counter/Timer
 * f1400000	14000000	Interrupt controller
 * f1600000	16000000	UART 0
 * f1700000	17000000	UART 1
 * f1a00000	1a000000	Debug LEDs
77 78 79
 * fc900000	c9000000	GPIO
 * fca00000	ca000000	SIC
 * fcb00000	cb000000	CP system control
L
Linus Torvalds 已提交
80 81 82
 */

static struct map_desc intcp_io_desc[] __initdata = {
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
	{
		.virtual	= IO_ADDRESS(INTEGRATOR_HDR_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_HDR_BASE),
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
		.virtual	= IO_ADDRESS(INTEGRATOR_SC_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_SC_BASE),
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
		.virtual	= IO_ADDRESS(INTEGRATOR_EBI_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_EBI_BASE),
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
		.virtual	= IO_ADDRESS(INTEGRATOR_CT_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_CT_BASE),
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
		.virtual	= IO_ADDRESS(INTEGRATOR_IC_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_IC_BASE),
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
		.virtual	= IO_ADDRESS(INTEGRATOR_UART0_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_UART0_BASE),
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
		.virtual	= IO_ADDRESS(INTEGRATOR_UART1_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_UART1_BASE),
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
		.virtual	= IO_ADDRESS(INTEGRATOR_DBG_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_DBG_BASE),
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
124 125
		.virtual	= IO_ADDRESS(INTEGRATOR_CP_GPIO_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_CP_GPIO_BASE),
126 127 128
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
129 130
		.virtual	= IO_ADDRESS(INTEGRATOR_CP_SIC_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_CP_SIC_BASE),
131 132 133
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}, {
134 135
		.virtual	= IO_ADDRESS(INTEGRATOR_CP_CTL_BASE),
		.pfn		= __phys_to_pfn(INTEGRATOR_CP_CTL_BASE),
136 137 138
		.length		= SZ_4K,
		.type		= MT_DEVICE
	}
L
Linus Torvalds 已提交
139 140 141 142 143 144 145 146 147
};

static void __init intcp_map_io(void)
{
	iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
}

static void __init intcp_init_irq(void)
{
148
	u32 pic_mask, cic_mask, sic_mask;
149

150
	/* These masks are for the HW IRQ registers */
151 152
	pic_mask = ~((~0u) << (11 - IRQ_PIC_START));
	pic_mask |= (~((~0u) << (29 - 22))) << 22;
153
	cic_mask = ~((~0u) << (1 + IRQ_CIC_END - IRQ_CIC_START));
154
	sic_mask = ~((~0u) << (1 + IRQ_SIC_END - IRQ_SIC_START));
L
Linus Torvalds 已提交
155 156 157 158

	/*
	 * Disable all interrupt sources
	 */
159 160 161 162 163 164
	writel(0xffffffff, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
	writel(0xffffffff, INTCP_VA_PIC_BASE + FIQ_ENABLE_CLEAR);
	writel(0xffffffff, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
	writel(0xffffffff, INTCP_VA_CIC_BASE + FIQ_ENABLE_CLEAR);
	writel(sic_mask, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
	writel(sic_mask, INTCP_VA_SIC_BASE + FIQ_ENABLE_CLEAR);
L
Linus Torvalds 已提交
165

166 167
	fpga_irq_init(INTCP_VA_PIC_BASE, "PIC", IRQ_PIC_START,
		      -1, pic_mask, NULL);
L
Linus Torvalds 已提交
168

169 170
	fpga_irq_init(INTCP_VA_CIC_BASE, "CIC", IRQ_CIC_START,
		      -1, cic_mask, NULL);
L
Linus Torvalds 已提交
171

172 173
	fpga_irq_init(INTCP_VA_SIC_BASE, "SIC", IRQ_SIC_START,
		      IRQ_CP_CPPLDINT, sic_mask, NULL);
174
	integrator_clk_init(true);
L
Linus Torvalds 已提交
175 176 177 178 179
}

/*
 * Flash handling.
 */
180
static int intcp_flash_init(struct platform_device *dev)
L
Linus Torvalds 已提交
181 182 183 184 185 186 187 188 189 190
{
	u32 val;

	val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
	val |= CINTEGRATOR_FLASHPROG_FLWREN;
	writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);

	return 0;
}

191
static void intcp_flash_exit(struct platform_device *dev)
L
Linus Torvalds 已提交
192 193 194 195 196 197 198 199
{
	u32 val;

	val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
	val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN);
	writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
}

200
static void intcp_flash_set_vpp(struct platform_device *pdev, int on)
L
Linus Torvalds 已提交
201 202 203 204 205 206 207 208 209 210 211
{
	u32 val;

	val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
	if (on)
		val |= CINTEGRATOR_FLASHPROG_FLVPPEN;
	else
		val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN;
	writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
}

212
static struct physmap_flash_data intcp_flash_data = {
L
Linus Torvalds 已提交
213 214 215 216 217 218 219 220 221 222 223 224 225
	.width		= 4,
	.init		= intcp_flash_init,
	.exit		= intcp_flash_exit,
	.set_vpp	= intcp_flash_set_vpp,
};

static struct resource intcp_flash_resource = {
	.start		= INTCP_PA_FLASH_BASE,
	.end		= INTCP_PA_FLASH_BASE + INTCP_FLASH_SIZE - 1,
	.flags		= IORESOURCE_MEM,
};

static struct platform_device intcp_flash_device = {
226
	.name		= "physmap-flash",
L
Linus Torvalds 已提交
227 228 229 230 231 232 233 234 235 236
	.id		= 0,
	.dev		= {
		.platform_data	= &intcp_flash_data,
	},
	.num_resources	= 1,
	.resource	= &intcp_flash_resource,
};

static struct resource smc91x_resources[] = {
	[0] = {
237 238
		.start	= INTEGRATOR_CP_ETH_BASE,
		.end	= INTEGRATOR_CP_ETH_BASE + INTCP_ETH_SIZE - 1,
L
Linus Torvalds 已提交
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= IRQ_CP_ETHINT,
		.end	= IRQ_CP_ETHINT,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device smc91x_device = {
	.name		= "smc91x",
	.id		= 0,
	.num_resources	= ARRAY_SIZE(smc91x_resources),
	.resource	= smc91x_resources,
};

static struct platform_device *intcp_devs[] __initdata = {
	&intcp_flash_device,
	&smc91x_device,
};

/*
 * It seems that the card insertion interrupt remains active after
 * we've acknowledged it.  We therefore ignore the interrupt, and
 * rely on reading it from the SIC.  This also means that we must
 * clear the latched interrupt.
 */
static unsigned int mmc_status(struct device *dev)
{
268 269
	unsigned int status = readl(IO_ADDRESS(0xca000000 + 4));
	writel(8, IO_ADDRESS(INTEGRATOR_CP_CTL_BASE + 8));
L
Linus Torvalds 已提交
270 271 272 273

	return status & 8;
}

274
static struct mmci_platform_data mmc_data = {
L
Linus Torvalds 已提交
275 276
	.ocr_mask	= MMC_VDD_32_33|MMC_VDD_33_34,
	.status		= mmc_status,
277 278
	.gpio_wp	= -1,
	.gpio_cd	= -1,
L
Linus Torvalds 已提交
279 280
};

281 282
#define INTEGRATOR_CP_MMC_IRQS	{ IRQ_CP_MMCIINT0, IRQ_CP_MMCIINT1 }
#define INTEGRATOR_CP_AACI_IRQS	{ IRQ_CP_AACIINT }
L
Linus Torvalds 已提交
283

284
static AMBA_APB_DEVICE(mmc, "mmci", 0, INTEGRATOR_CP_MMC_BASE,
285 286
	INTEGRATOR_CP_MMC_IRQS, &mmc_data);

287
static AMBA_APB_DEVICE(aaci, "aaci", 0, INTEGRATOR_CP_AACI_BASE,
288
	INTEGRATOR_CP_AACI_IRQS, NULL);
L
Linus Torvalds 已提交
289 290 291 292 293 294 295 296 297 298


/*
 * CLCD support
 */
/*
 * Ensure VGA is selected.
 */
static void cp_clcd_enable(struct clcd_fb *fb)
{
299 300
	struct fb_var_screeninfo *var = &fb->fb.var;
	u32 val = CM_CTRL_STATIC1 | CM_CTRL_STATIC2;
301

302 303 304 305
	if (var->bits_per_pixel <= 8 ||
	    (var->bits_per_pixel == 16 && var->green.length == 5))
		/* Pseudocolor, RGB555, BGR555 */
		val |= CM_CTRL_LCDMUXSEL_VGA555_TFT555;
306
	else if (fb->fb.var.bits_per_pixel <= 16)
307 308
		/* truecolor RGB565 */
		val |= CM_CTRL_LCDMUXSEL_VGA565_TFT555;
309 310 311 312 313 314 315 316 317 318
	else
		val = 0; /* no idea for this, don't trust the docs */

	cm_control(CM_CTRL_LCDMUXSEL_MASK|
		   CM_CTRL_LCDEN0|
		   CM_CTRL_LCDEN1|
		   CM_CTRL_STATIC1|
		   CM_CTRL_STATIC2|
		   CM_CTRL_STATIC|
		   CM_CTRL_n24BITEN, val);
L
Linus Torvalds 已提交
319 320 321 322
}

static int cp_clcd_setup(struct clcd_fb *fb)
{
323 324 325
	fb->panel = versatile_clcd_get_panel("VGA");
	if (!fb->panel)
		return -EINVAL;
L
Linus Torvalds 已提交
326

327
	return versatile_clcd_setup_dma(fb, SZ_1M);
L
Linus Torvalds 已提交
328 329 330 331
}

static struct clcd_board clcd_data = {
	.name		= "Integrator/CP",
332
	.caps		= CLCD_CAP_5551 | CLCD_CAP_RGB565 | CLCD_CAP_888,
L
Linus Torvalds 已提交
333 334 335 336
	.check		= clcdfb_check,
	.decode		= clcdfb_decode,
	.enable		= cp_clcd_enable,
	.setup		= cp_clcd_setup,
337 338
	.mmap		= versatile_clcd_mmap_dma,
	.remove		= versatile_clcd_remove_dma,
L
Linus Torvalds 已提交
339 340
};

341
static AMBA_AHB_DEVICE(clcd, "clcd", 0, INTCP_PA_CLCD_BASE,
342
	{ IRQ_CP_CLCDCINT }, &clcd_data);
L
Linus Torvalds 已提交
343 344 345 346 347 348 349

static struct amba_device *amba_devs[] __initdata = {
	&mmc_device,
	&aaci_device,
	&clcd_device,
};

350 351
#define REFCOUNTER (__io_address(INTEGRATOR_HDR_BASE) + 0x28)

352 353
static void __init intcp_init_early(void)
{
354 355 356
#ifdef CONFIG_PLAT_VERSATILE_SCHED_CLOCK
	versatile_sched_clock_init(REFCOUNTER, 24000000);
#endif
357 358
}

L
Linus Torvalds 已提交
359 360 361 362 363 364 365 366 367 368 369 370
static void __init intcp_init(void)
{
	int i;

	platform_add_devices(intcp_devs, ARRAY_SIZE(intcp_devs));

	for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
		struct amba_device *d = amba_devs[i];
		amba_device_register(d, &iomem_resource);
	}
}

371 372 373
#define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE)
#define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE)
#define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE)
L
Linus Torvalds 已提交
374 375 376

static void __init intcp_timer_init(void)
{
377 378 379 380
	writel(0, TIMER0_VA_BASE + TIMER_CTRL);
	writel(0, TIMER1_VA_BASE + TIMER_CTRL);
	writel(0, TIMER2_VA_BASE + TIMER_CTRL);

381
	sp804_clocksource_init(TIMER2_VA_BASE, "timer2");
382
	sp804_clockevents_init(TIMER1_VA_BASE, IRQ_TIMERINT1, "timer1");
L
Linus Torvalds 已提交
383 384 385 386 387 388 389
}

static struct sys_timer cp_timer = {
	.init		= intcp_timer_init,
};

MACHINE_START(CINTEGRATOR, "ARM-IntegratorCP")
390
	/* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
391
	.atag_offset	= 0x100,
392
	.reserve	= integrator_reserve,
393
	.map_io		= intcp_map_io,
394
	.nr_irqs	= NR_IRQS_INTEGRATOR_CP,
395
	.init_early	= intcp_init_early,
396
	.init_irq	= intcp_init_irq,
397
	.handle_irq	= fpga_handle_irq,
L
Linus Torvalds 已提交
398
	.timer		= &cp_timer,
399
	.init_machine	= intcp_init,
400
	.restart	= integrator_restart,
L
Linus Torvalds 已提交
401
MACHINE_END