drxk_hard.c 161.7 KB
Newer Older
R
Ralph Metzler 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
/*
 * drxk_hard: DRX-K DVB-C/T demodulator driver
 *
 * Copyright (C) 2010-2011 Digital Devices GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * version 2 only, as published by the Free Software Foundation.
 *
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
 * 02110-1301, USA
 * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/firmware.h>
#include <linux/i2c.h>
#include <linux/version.h>
#include <asm/div64.h>

#include "dvb_frontend.h"
#include "drxk.h"
#include "drxk_hard.h"

static int PowerDownDVBT(struct drxk_state *state, bool setPowerMode);
static int PowerDownQAM(struct drxk_state *state);
40 41 42 43 44
static int SetDVBTStandard(struct drxk_state *state,
			   enum OperationMode oMode);
static int SetQAMStandard(struct drxk_state *state,
			  enum OperationMode oMode);
static int SetQAM(struct drxk_state *state, u16 IntermediateFreqkHz,
R
Ralph Metzler 已提交
45
		  s32 tunerFreqOffset);
46 47
static int SetDVBTStandard(struct drxk_state *state,
			   enum OperationMode oMode);
R
Ralph Metzler 已提交
48
static int DVBTStart(struct drxk_state *state);
49 50
static int SetDVBT(struct drxk_state *state, u16 IntermediateFreqkHz,
		   s32 tunerFreqOffset);
R
Ralph Metzler 已提交
51 52 53 54 55 56 57 58 59 60 61 62 63
static int GetQAMLockStatus(struct drxk_state *state, u32 *pLockStatus);
static int GetDVBTLockStatus(struct drxk_state *state, u32 *pLockStatus);
static int SwitchAntennaToQAM(struct drxk_state *state);
static int SwitchAntennaToDVBT(struct drxk_state *state);

static bool IsDVBT(struct drxk_state *state)
{
	return state->m_OperationMode == OM_DVBT;
}

static bool IsQAM(struct drxk_state *state)
{
	return state->m_OperationMode == OM_QAM_ITU_A ||
64 65
	    state->m_OperationMode == OM_QAM_ITU_B ||
	    state->m_OperationMode == OM_QAM_ITU_C;
R
Ralph Metzler 已提交
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
}

bool IsA1WithPatchCode(struct drxk_state *state)
{
	return state->m_DRXK_A1_PATCH_CODE;
}

bool IsA1WithRomCode(struct drxk_state *state)
{
	return state->m_DRXK_A1_ROM_CODE;
}

#define NOA1ROM 0

#define DRXDAP_FASI_SHORT_FORMAT(addr) (((addr) & 0xFC30FF80) == 0)
#define DRXDAP_FASI_LONG_FORMAT(addr)  (((addr) & 0xFC30FF80) != 0)

#define DEFAULT_MER_83  165
#define DEFAULT_MER_93  250

#ifndef DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH
#define DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH (0x02)
#endif

#ifndef DRXK_MPEG_PARALLEL_OUTPUT_PIN_DRIVE_STRENGTH
#define DRXK_MPEG_PARALLEL_OUTPUT_PIN_DRIVE_STRENGTH (0x03)
#endif

#ifndef DRXK_MPEG_OUTPUT_CLK_DRIVE_STRENGTH
#define DRXK_MPEG_OUTPUT_CLK_DRIVE_STRENGTH (0x06)
#endif

#define DEFAULT_DRXK_MPEG_LOCK_TIMEOUT 700
#define DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT 500

#ifndef DRXK_KI_RAGC_ATV
#define DRXK_KI_RAGC_ATV   4
#endif
#ifndef DRXK_KI_IAGC_ATV
#define DRXK_KI_IAGC_ATV   6
#endif
#ifndef DRXK_KI_DAGC_ATV
#define DRXK_KI_DAGC_ATV   7
#endif

#ifndef DRXK_KI_RAGC_QAM
#define DRXK_KI_RAGC_QAM   3
#endif
#ifndef DRXK_KI_IAGC_QAM
#define DRXK_KI_IAGC_QAM   4
#endif
#ifndef DRXK_KI_DAGC_QAM
#define DRXK_KI_DAGC_QAM   7
#endif
#ifndef DRXK_KI_RAGC_DVBT
#define DRXK_KI_RAGC_DVBT  (IsA1WithPatchCode(state) ? 3 : 2)
#endif
#ifndef DRXK_KI_IAGC_DVBT
#define DRXK_KI_IAGC_DVBT  (IsA1WithPatchCode(state) ? 4 : 2)
#endif
#ifndef DRXK_KI_DAGC_DVBT
#define DRXK_KI_DAGC_DVBT  (IsA1WithPatchCode(state) ? 10 : 7)
#endif

#ifndef DRXK_AGC_DAC_OFFSET
#define DRXK_AGC_DAC_OFFSET (0x800)
#endif

#ifndef DRXK_BANDWIDTH_8MHZ_IN_HZ
#define DRXK_BANDWIDTH_8MHZ_IN_HZ  (0x8B8249L)
#endif

#ifndef DRXK_BANDWIDTH_7MHZ_IN_HZ
#define DRXK_BANDWIDTH_7MHZ_IN_HZ  (0x7A1200L)
#endif

#ifndef DRXK_BANDWIDTH_6MHZ_IN_HZ
#define DRXK_BANDWIDTH_6MHZ_IN_HZ  (0x68A1B6L)
#endif

#ifndef DRXK_QAM_SYMBOLRATE_MAX
#define DRXK_QAM_SYMBOLRATE_MAX         (7233000)
#endif

#define DRXK_BL_ROM_OFFSET_TAPS_DVBT    56
#define DRXK_BL_ROM_OFFSET_TAPS_ITU_A   64
#define DRXK_BL_ROM_OFFSET_TAPS_ITU_C   0x5FE0
#define DRXK_BL_ROM_OFFSET_TAPS_BG      24
#define DRXK_BL_ROM_OFFSET_TAPS_DKILLP  32
#define DRXK_BL_ROM_OFFSET_TAPS_NTSC    40
#define DRXK_BL_ROM_OFFSET_TAPS_FM      48
#define DRXK_BL_ROM_OFFSET_UCODE        0

#define DRXK_BLC_TIMEOUT                100

#define DRXK_BLCC_NR_ELEMENTS_TAPS      2
#define DRXK_BLCC_NR_ELEMENTS_UCODE     6

#define DRXK_BLDC_NR_ELEMENTS_TAPS      28

#ifndef DRXK_OFDM_NE_NOTCH_WIDTH
#define DRXK_OFDM_NE_NOTCH_WIDTH             (4)
#endif

#define DRXK_QAM_SL_SIG_POWER_QAM16       (40960)
#define DRXK_QAM_SL_SIG_POWER_QAM32       (20480)
#define DRXK_QAM_SL_SIG_POWER_QAM64       (43008)
#define DRXK_QAM_SL_SIG_POWER_QAM128      (20992)
#define DRXK_QAM_SL_SIG_POWER_QAM256      (43520)

176 177 178 179 180 181 182 183 184 185
static unsigned int debug;
module_param(debug, int, 0644);
MODULE_PARM_DESC(debug, "enable debug messages");

#define dprintk(level, fmt, arg...) do {			\
if (debug >= level)						\
	printk(KERN_DEBUG "drxk: %s" fmt, __func__, ## arg);	\
} while (0)


186
static inline u32 MulDiv32(u32 a, u32 b, u32 c)
R
Ralph Metzler 已提交
187 188 189
{
	u64 tmp64;

190
	tmp64 = (u64) a * (u64) b;
R
Ralph Metzler 已提交
191 192 193 194 195 196 197 198 199 200 201
	do_div(tmp64, c);

	return (u32) tmp64;
}

inline u32 Frac28a(u32 a, u32 c)
{
	int i = 0;
	u32 Q1 = 0;
	u32 R0 = 0;

202 203 204
	R0 = (a % c) << 4;	/* 32-28 == 4 shifts possible at max */
	Q1 = a / c;		/* integer part, only the 4 least significant bits
				   will be visible in the result */
R
Ralph Metzler 已提交
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221

	/* division using radix 16, 7 nibbles in the result */
	for (i = 0; i < 7; i++) {
		Q1 = (Q1 << 4) | (R0 / c);
		R0 = (R0 % c) << 4;
	}
	/* rounding */
	if ((R0 >> 3) >= c)
		Q1++;

	return Q1;
}

static u32 Log10Times100(u32 x)
{
	static const u8 scale = 15;
	static const u8 indexWidth = 5;
222
	u8 i = 0;
R
Ralph Metzler 已提交
223 224 225 226 227
	u32 y = 0;
	u32 d = 0;
	u32 k = 0;
	u32 r = 0;
	/*
228 229 230
	   log2lut[n] = (1<<scale) * 200 * log2(1.0 + ((1.0/(1<<INDEXWIDTH)) * n))
	   0 <= n < ((1<<INDEXWIDTH)+1)
	 */
R
Ralph Metzler 已提交
231 232

	static const u32 log2lut[] = {
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
		0,		/* 0.000000 */
		290941,		/* 290941.300628 */
		573196,		/* 573196.476418 */
		847269,		/* 847269.179851 */
		1113620,	/* 1113620.489452 */
		1372674,	/* 1372673.576986 */
		1624818,	/* 1624817.752104 */
		1870412,	/* 1870411.981536 */
		2109788,	/* 2109787.962654 */
		2343253,	/* 2343252.817465 */
		2571091,	/* 2571091.461923 */
		2793569,	/* 2793568.696416 */
		3010931,	/* 3010931.055901 */
		3223408,	/* 3223408.452106 */
		3431216,	/* 3431215.635215 */
		3634553,	/* 3634553.498355 */
		3833610,	/* 3833610.244726 */
		4028562,	/* 4028562.434393 */
		4219576,	/* 4219575.925308 */
		4406807,	/* 4406806.721144 */
		4590402,	/* 4590401.736809 */
		4770499,	/* 4770499.491025 */
		4947231,	/* 4947230.734179 */
		5120719,	/* 5120719.018555 */
		5291081,	/* 5291081.217197 */
		5458428,	/* 5458427.996830 */
		5622864,	/* 5622864.249668 */
		5784489,	/* 5784489.488298 */
		5943398,	/* 5943398.207380 */
		6099680,	/* 6099680.215452 */
		6253421,	/* 6253420.939751 */
		6404702,	/* 6404701.706649 */
		6553600,	/* 6553600.000000 */
R
Ralph Metzler 已提交
266 267 268 269
	};


	if (x == 0)
270
		return 0;
R
Ralph Metzler 已提交
271 272 273 274 275

	/* Scale x (normalize) */
	/* computing y in log(x/y) = log(x) - log(y) */
	if ((x & ((0xffffffff) << (scale + 1))) == 0) {
		for (k = scale; k > 0; k--) {
276
			if (x & (((u32) 1) << scale))
R
Ralph Metzler 已提交
277 278 279 280
				break;
			x <<= 1;
		}
	} else {
281 282
		for (k = scale; k < 31; k++) {
			if ((x & (((u32) (-1)) << (scale + 1))) == 0)
R
Ralph Metzler 已提交
283 284
				break;
			x >>= 1;
285
		}
R
Ralph Metzler 已提交
286 287
	}
	/*
288 289
	   Now x has binary point between bit[scale] and bit[scale-1]
	   and 1.0 <= x < 2.0 */
R
Ralph Metzler 已提交
290 291

	/* correction for divison: log(x) = log(x/y)+log(y) */
292
	y = k * ((((u32) 1) << scale) * 200);
R
Ralph Metzler 已提交
293 294

	/* remove integer part */
295
	x &= ((((u32) 1) << scale) - 1);
R
Ralph Metzler 已提交
296 297 298
	/* get index */
	i = (u8) (x >> (scale - indexWidth));
	/* compute delta (x - a) */
299
	d = x & ((((u32) 1) << (scale - indexWidth)) - 1);
R
Ralph Metzler 已提交
300 301
	/* compute log, multiplication (d* (..)) must be within range ! */
	y += log2lut[i] +
302
	    ((d * (log2lut[i + 1] - log2lut[i])) >> (scale - indexWidth));
R
Ralph Metzler 已提交
303
	/* Conver to log10() */
304
	y /= 108853;		/* (log2(10) << scale) */
R
Ralph Metzler 已提交
305 306
	r = (y >> 1);
	/* rounding */
307
	if (y & ((u32) 1))
R
Ralph Metzler 已提交
308
		r++;
309
	return r;
R
Ralph Metzler 已提交
310 311 312 313 314 315 316 317
}

/****************************************************************************/
/* I2C **********************************************************************/
/****************************************************************************/

static int i2c_read1(struct i2c_adapter *adapter, u8 adr, u8 *val)
{
318 319 320
	struct i2c_msg msgs[1] = { {.addr = adr, .flags = I2C_M_RD,
				    .buf = val, .len = 1}
	};
R
Ralph Metzler 已提交
321 322 323 324 325
	return (i2c_transfer(adapter, msgs, 1) == 1) ? 0 : -1;
}

static int i2c_write(struct i2c_adapter *adap, u8 adr, u8 *data, int len)
{
326 327
	struct i2c_msg msg = {
	    .addr = adr, .flags = 0, .buf = data, .len = len };
R
Ralph Metzler 已提交
328

329 330 331 332 333 334 335
	dprintk(3, ":");
	if (debug > 2) {
		int i;
		for (i = 0; i < len; i++)
			printk(KERN_CONT " %02x", data[i]);
		printk(KERN_CONT "\n");
	}
R
Ralph Metzler 已提交
336
	if (i2c_transfer(adap, &msg, 1) != 1) {
337
		printk(KERN_ERR "drxk: i2c write error at addr 0x%02x\n", adr);
R
Ralph Metzler 已提交
338 339 340 341 342 343 344 345
		return -1;
	}
	return 0;
}

static int i2c_read(struct i2c_adapter *adap,
		    u8 adr, u8 *msg, int len, u8 *answ, int alen)
{
346 347
	struct i2c_msg msgs[2] = {
		{.addr = adr, .flags = 0,
348
				    .buf = msg, .len = len},
349 350
		{.addr = adr, .flags = I2C_M_RD,
		 .buf = answ, .len = alen}
351
	};
352 353 354 355 356 357 358
	dprintk(3, ":");
	if (debug > 2) {
		int i;
		for (i = 0; i < len; i++)
			printk(KERN_CONT " %02x", msg[i]);
		printk(KERN_CONT "\n");
	}
R
Ralph Metzler 已提交
359
	if (i2c_transfer(adap, msgs, 2) != 2) {
360 361 362
		if (debug > 2)
			printk(KERN_CONT ": ERROR!\n");

363
		printk(KERN_ERR "drxk: i2c read error at addr 0x%02x\n", adr);
R
Ralph Metzler 已提交
364 365
		return -1;
	}
366 367 368 369 370 371 372
	if (debug > 2) {
		int i;
		printk(KERN_CONT ": Read ");
		for (i = 0; i < len; i++)
			printk(KERN_CONT " %02x", msg[i]);
		printk(KERN_CONT "\n");
	}
R
Ralph Metzler 已提交
373 374 375
	return 0;
}

376
static int read16_flags(struct drxk_state *state, u32 reg, u16 *data, u8 flags)
R
Ralph Metzler 已提交
377
{
378
	u8 adr = state->demod_address, mm1[4], mm2[2], len;
379 380 381 382

	if (state->single_master)
		flags |= 0xC0;

R
Ralph Metzler 已提交
383 384 385 386 387 388 389 390 391 392 393
	if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
		mm1[0] = (((reg << 1) & 0xFF) | 0x01);
		mm1[1] = ((reg >> 16) & 0xFF);
		mm1[2] = ((reg >> 24) & 0xFF) | flags;
		mm1[3] = ((reg >> 7) & 0xFF);
		len = 4;
	} else {
		mm1[0] = ((reg << 1) & 0xFF);
		mm1[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
		len = 2;
	}
394
	dprintk(2, "(0x%08x, 0x%02x)\n", reg, flags);
R
Ralph Metzler 已提交
395 396 397 398
	if (i2c_read(state->i2c, adr, mm1, len, mm2, 2) < 0)
		return -1;
	if (data)
		*data = mm2[0] | (mm2[1] << 8);
399

R
Ralph Metzler 已提交
400 401 402
	return 0;
}

403
static int read16(struct drxk_state *state, u32 reg, u16 *data)
R
Ralph Metzler 已提交
404
{
405
	return read16_flags(state, reg, data, 0);
R
Ralph Metzler 已提交
406 407
}

408
static int read32_flags(struct drxk_state *state, u32 reg, u32 *data, u8 flags)
R
Ralph Metzler 已提交
409 410
{
	u8 adr = state->demod_address, mm1[4], mm2[4], len;
411 412 413 414

	if (state->single_master)
		flags |= 0xC0;

R
Ralph Metzler 已提交
415 416 417 418 419 420 421 422 423 424 425
	if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
		mm1[0] = (((reg << 1) & 0xFF) | 0x01);
		mm1[1] = ((reg >> 16) & 0xFF);
		mm1[2] = ((reg >> 24) & 0xFF) | flags;
		mm1[3] = ((reg >> 7) & 0xFF);
		len = 4;
	} else {
		mm1[0] = ((reg << 1) & 0xFF);
		mm1[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
		len = 2;
	}
426
	dprintk(2, "(0x%08x, 0x%02x)\n", reg, flags);
R
Ralph Metzler 已提交
427 428 429 430
	if (i2c_read(state->i2c, adr, mm1, len, mm2, 4) < 0)
		return -1;
	if (data)
		*data = mm2[0] | (mm2[1] << 8) |
431
		    (mm2[2] << 16) | (mm2[3] << 24);
432

R
Ralph Metzler 已提交
433 434 435
	return 0;
}

436 437 438 439 440 441
static int read32(struct drxk_state *state, u32 reg, u32 *data)
{
	return read32_flags(state, reg, data, 0);
}

static int write16_flags(struct drxk_state *state, u32 reg, u16 data, u8 flags)
R
Ralph Metzler 已提交
442 443
{
	u8 adr = state->demod_address, mm[6], len;
444 445 446

	if (state->single_master)
		flags |= 0xC0;
R
Ralph Metzler 已提交
447 448 449 450 451 452 453 454 455 456 457 458
	if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
		mm[0] = (((reg << 1) & 0xFF) | 0x01);
		mm[1] = ((reg >> 16) & 0xFF);
		mm[2] = ((reg >> 24) & 0xFF) | flags;
		mm[3] = ((reg >> 7) & 0xFF);
		len = 4;
	} else {
		mm[0] = ((reg << 1) & 0xFF);
		mm[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
		len = 2;
	}
	mm[len] = data & 0xff;
459
	mm[len + 1] = (data >> 8) & 0xff;
460 461

	dprintk(2, "(0x%08x, 0x%04x, 0x%02x)\n", reg, data, flags);
R
Ralph Metzler 已提交
462 463 464 465 466
	if (i2c_write(state->i2c, adr, mm, len + 2) < 0)
		return -1;
	return 0;
}

467
static int write16(struct drxk_state *state, u32 reg, u16 data)
R
Ralph Metzler 已提交
468
{
469
	return write16_flags(state, reg, data, 0);
R
Ralph Metzler 已提交
470 471
}

472
static int write32_flags(struct drxk_state *state, u32 reg, u32 data, u8 flags)
R
Ralph Metzler 已提交
473 474
{
	u8 adr = state->demod_address, mm[8], len;
475 476 477

	if (state->single_master)
		flags |= 0xC0;
R
Ralph Metzler 已提交
478 479 480 481 482 483 484 485 486 487 488 489
	if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
		mm[0] = (((reg << 1) & 0xFF) | 0x01);
		mm[1] = ((reg >> 16) & 0xFF);
		mm[2] = ((reg >> 24) & 0xFF) | flags;
		mm[3] = ((reg >> 7) & 0xFF);
		len = 4;
	} else {
		mm[0] = ((reg << 1) & 0xFF);
		mm[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
		len = 2;
	}
	mm[len] = data & 0xff;
490 491 492
	mm[len + 1] = (data >> 8) & 0xff;
	mm[len + 2] = (data >> 16) & 0xff;
	mm[len + 3] = (data >> 24) & 0xff;
493
	dprintk(2, "(0x%08x, 0x%08x, 0x%02x)\n", reg, data, flags);
494
	if (i2c_write(state->i2c, adr, mm, len + 4) < 0)
R
Ralph Metzler 已提交
495 496 497 498
		return -1;
	return 0;
}

499 500 501 502 503 504 505
static int write32(struct drxk_state *state, u32 reg, u32 data)
{
	return write32_flags(state, reg, data, 0);
}

static int write_block(struct drxk_state *state, u32 Address,
		      const int BlockSize, const u8 pBlock[])
R
Ralph Metzler 已提交
506 507
{
	int status = 0, BlkSize = BlockSize;
508
	u8 Flags = 0;
509 510 511 512

	if (state->single_master)
		Flags |= 0xC0;

513
	while (BlkSize > 0) {
R
Ralph Metzler 已提交
514
		int Chunk = BlkSize > state->m_ChunkSize ?
515
		    state->m_ChunkSize : BlkSize;
R
Ralph Metzler 已提交
516 517 518
		u8 *AdrBuf = &state->Chunk[0];
		u32 AdrLength = 0;

519 520 521 522 523
		if (DRXDAP_FASI_LONG_FORMAT(Address) || (Flags != 0)) {
			AdrBuf[0] = (((Address << 1) & 0xFF) | 0x01);
			AdrBuf[1] = ((Address >> 16) & 0xFF);
			AdrBuf[2] = ((Address >> 24) & 0xFF);
			AdrBuf[3] = ((Address >> 7) & 0xFF);
R
Ralph Metzler 已提交
524 525 526 527
			AdrBuf[2] |= Flags;
			AdrLength = 4;
			if (Chunk == state->m_ChunkSize)
				Chunk -= 2;
528
		} else {
R
Ralph Metzler 已提交
529 530 531 532 533 534
			AdrBuf[0] = ((Address << 1) & 0xFF);
			AdrBuf[1] = (((Address >> 16) & 0x0F) |
				     ((Address >> 18) & 0xF0));
			AdrLength = 2;
		}
		memcpy(&state->Chunk[AdrLength], pBlock, Chunk);
535 536 537 538 539 540 541 542
		dprintk(2, "(0x%08x, 0x%02x)\n", Address, Flags);
		if (debug > 1) {
			int i;
			if (pBlock)
				for (i = 0; i < Chunk; i++)
					printk(KERN_CONT " %02x", pBlock[i]);
			printk(KERN_CONT "\n");
		}
R
Ralph Metzler 已提交
543
		status = i2c_write(state->i2c, state->demod_address,
544 545
				   &state->Chunk[0], Chunk + AdrLength);
		if (status < 0) {
546 547
			printk(KERN_ERR "drxk: %s: i2c write error at addr 0x%02x\n",
			       __func__, Address);
R
Ralph Metzler 已提交
548 549 550 551 552 553
			break;
		}
		pBlock += Chunk;
		Address += (Chunk >> 1);
		BlkSize -= Chunk;
	}
554
	return status;
R
Ralph Metzler 已提交
555 556 557 558 559 560 561 562 563 564 565 566
}

#ifndef DRXK_MAX_RETRIES_POWERUP
#define DRXK_MAX_RETRIES_POWERUP 20
#endif

int PowerUpDevice(struct drxk_state *state)
{
	int status;
	u8 data = 0;
	u16 retryCount = 0;

567 568
	dprintk(1, "\n");

R
Ralph Metzler 已提交
569
	status = i2c_read1(state->i2c, state->demod_address, &data);
570
	if (status < 0)
R
Ralph Metzler 已提交
571 572 573 574
		do {
			data = 0;
			if (i2c_write(state->i2c,
				      state->demod_address, &data, 1) < 0)
575
				printk(KERN_ERR "drxk: powerup failed\n");
R
Ralph Metzler 已提交
576
			msleep(10);
577
			retryCount++;
R
Ralph Metzler 已提交
578 579 580 581 582 583 584
		} while (i2c_read1(state->i2c,
				   state->demod_address, &data) < 0 &&
			 (retryCount < DRXK_MAX_RETRIES_POWERUP));
	if (retryCount >= DRXK_MAX_RETRIES_POWERUP)
		return -1;
	do {
		/* Make sure all clk domains are active */
585
		status = write16(state, SIO_CC_PWD_MODE__A, SIO_CC_PWD_MODE_LEVEL_NONE);
586 587
		if (status < 0)
			break;
588
		status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
589 590
		if (status < 0)
			break;
R
Ralph Metzler 已提交
591
		/* Enable pll lock tests */
592
		status = write16(state, SIO_CC_PLL_LOCK__A, 1);
593 594
		if (status < 0)
			break;
R
Ralph Metzler 已提交
595 596 597 598 599 600 601 602
		state->m_currentPowerMode = DRX_POWER_UP;
	} while (0);
	return status;
}


static int init_state(struct drxk_state *state)
{
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
	u32 ulVSBIfAgcMode = DRXK_AGC_CTRL_AUTO;
	u32 ulVSBIfAgcOutputLevel = 0;
	u32 ulVSBIfAgcMinLevel = 0;
	u32 ulVSBIfAgcMaxLevel = 0x7FFF;
	u32 ulVSBIfAgcSpeed = 3;

	u32 ulVSBRfAgcMode = DRXK_AGC_CTRL_AUTO;
	u32 ulVSBRfAgcOutputLevel = 0;
	u32 ulVSBRfAgcMinLevel = 0;
	u32 ulVSBRfAgcMaxLevel = 0x7FFF;
	u32 ulVSBRfAgcSpeed = 3;
	u32 ulVSBRfAgcTop = 9500;
	u32 ulVSBRfAgcCutOffCurrent = 4000;

	u32 ulATVIfAgcMode = DRXK_AGC_CTRL_AUTO;
	u32 ulATVIfAgcOutputLevel = 0;
	u32 ulATVIfAgcMinLevel = 0;
	u32 ulATVIfAgcMaxLevel = 0;
	u32 ulATVIfAgcSpeed = 3;

	u32 ulATVRfAgcMode = DRXK_AGC_CTRL_OFF;
	u32 ulATVRfAgcOutputLevel = 0;
	u32 ulATVRfAgcMinLevel = 0;
	u32 ulATVRfAgcMaxLevel = 0;
	u32 ulATVRfAgcTop = 9500;
	u32 ulATVRfAgcCutOffCurrent = 4000;
	u32 ulATVRfAgcSpeed = 3;
R
Ralph Metzler 已提交
630 631 632 633 634 635 636 637 638 639 640 641 642 643

	u32 ulQual83 = DEFAULT_MER_83;
	u32 ulQual93 = DEFAULT_MER_93;

	u32 ulDVBTStaticTSClock = 1;
	u32 ulDVBCStaticTSClock = 1;

	u32 ulMpegLockTimeOut = DEFAULT_DRXK_MPEG_LOCK_TIMEOUT;
	u32 ulDemodLockTimeOut = DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT;

	/* io_pad_cfg register (8 bit reg.) MSB bit is 1 (default value) */
	/* io_pad_cfg_mode output mode is drive always */
	/* io_pad_cfg_drive is set to power 2 (23 mA) */
	u32 ulGPIOCfg = 0x0113;
644
	u32 ulGPIO = 0;
R
Ralph Metzler 已提交
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	u32 ulSerialMode = 1;
	u32 ulInvertTSClock = 0;
	u32 ulTSDataStrength = DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH;
	u32 ulTSClockkStrength = DRXK_MPEG_OUTPUT_CLK_DRIVE_STRENGTH;
	u32 ulDVBTBitrate = 50000000;
	u32 ulDVBCBitrate = DRXK_QAM_SYMBOLRATE_MAX * 8;

	u32 ulInsertRSByte = 0;

	u32 ulRfMirror = 1;
	u32 ulPowerDown = 0;

	u32 ulAntennaDVBT = 1;
	u32 ulAntennaDVBC = 0;
	u32 ulAntennaSwitchDVBTDVBC = 0;

661 662
	dprintk(1, "\n");

R
Ralph Metzler 已提交
663
	state->m_hasLNA = false;
664 665 666
	state->m_hasDVBT = false;
	state->m_hasDVBC = false;
	state->m_hasATV = false;
R
Ralph Metzler 已提交
667 668 669 670 671 672 673 674 675 676
	state->m_hasOOB = false;
	state->m_hasAudio = false;

	state->m_ChunkSize = 124;

	state->m_oscClockFreq = 0;
	state->m_smartAntInverted = false;
	state->m_bPDownOpenBridge = false;

	/* real system clock frequency in kHz */
677
	state->m_sysClockFreq = 151875;
R
Ralph Metzler 已提交
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
	/* Timing div, 250ns/Psys */
	/* Timing div, = (delay (nano seconds) * sysclk (kHz))/ 1000 */
	state->m_HICfgTimingDiv = ((state->m_sysClockFreq / 1000) *
				   HI_I2C_DELAY) / 1000;
	/* Clipping */
	if (state->m_HICfgTimingDiv > SIO_HI_RA_RAM_PAR_2_CFG_DIV__M)
		state->m_HICfgTimingDiv = SIO_HI_RA_RAM_PAR_2_CFG_DIV__M;
	state->m_HICfgWakeUpKey = (state->demod_address << 1);
	/* port/bridge/power down ctrl */
	state->m_HICfgCtrl = SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE;

	state->m_bPowerDown = (ulPowerDown != 0);

	state->m_DRXK_A1_PATCH_CODE = false;
	state->m_DRXK_A1_ROM_CODE = false;
	state->m_DRXK_A2_ROM_CODE = false;
	state->m_DRXK_A3_ROM_CODE = false;
	state->m_DRXK_A2_PATCH_CODE = false;
	state->m_DRXK_A3_PATCH_CODE = false;

	/* Init AGC and PGA parameters */
	/* VSB IF */
700 701 702 703 704
	state->m_vsbIfAgcCfg.ctrlMode = (ulVSBIfAgcMode);
	state->m_vsbIfAgcCfg.outputLevel = (ulVSBIfAgcOutputLevel);
	state->m_vsbIfAgcCfg.minOutputLevel = (ulVSBIfAgcMinLevel);
	state->m_vsbIfAgcCfg.maxOutputLevel = (ulVSBIfAgcMaxLevel);
	state->m_vsbIfAgcCfg.speed = (ulVSBIfAgcSpeed);
R
Ralph Metzler 已提交
705 706 707
	state->m_vsbPgaCfg = 140;

	/* VSB RF */
708 709 710 711 712 713 714 715 716
	state->m_vsbRfAgcCfg.ctrlMode = (ulVSBRfAgcMode);
	state->m_vsbRfAgcCfg.outputLevel = (ulVSBRfAgcOutputLevel);
	state->m_vsbRfAgcCfg.minOutputLevel = (ulVSBRfAgcMinLevel);
	state->m_vsbRfAgcCfg.maxOutputLevel = (ulVSBRfAgcMaxLevel);
	state->m_vsbRfAgcCfg.speed = (ulVSBRfAgcSpeed);
	state->m_vsbRfAgcCfg.top = (ulVSBRfAgcTop);
	state->m_vsbRfAgcCfg.cutOffCurrent = (ulVSBRfAgcCutOffCurrent);
	state->m_vsbPreSawCfg.reference = 0x07;
	state->m_vsbPreSawCfg.usePreSaw = true;
R
Ralph Metzler 已提交
717 718 719 720 721 722 723 724 725

	state->m_Quality83percent = DEFAULT_MER_83;
	state->m_Quality93percent = DEFAULT_MER_93;
	if (ulQual93 <= 500 && ulQual83 < ulQual93) {
		state->m_Quality83percent = ulQual83;
		state->m_Quality93percent = ulQual93;
	}

	/* ATV IF */
726 727 728 729 730
	state->m_atvIfAgcCfg.ctrlMode = (ulATVIfAgcMode);
	state->m_atvIfAgcCfg.outputLevel = (ulATVIfAgcOutputLevel);
	state->m_atvIfAgcCfg.minOutputLevel = (ulATVIfAgcMinLevel);
	state->m_atvIfAgcCfg.maxOutputLevel = (ulATVIfAgcMaxLevel);
	state->m_atvIfAgcCfg.speed = (ulATVIfAgcSpeed);
R
Ralph Metzler 已提交
731 732

	/* ATV RF */
733 734 735 736 737 738 739 740 741
	state->m_atvRfAgcCfg.ctrlMode = (ulATVRfAgcMode);
	state->m_atvRfAgcCfg.outputLevel = (ulATVRfAgcOutputLevel);
	state->m_atvRfAgcCfg.minOutputLevel = (ulATVRfAgcMinLevel);
	state->m_atvRfAgcCfg.maxOutputLevel = (ulATVRfAgcMaxLevel);
	state->m_atvRfAgcCfg.speed = (ulATVRfAgcSpeed);
	state->m_atvRfAgcCfg.top = (ulATVRfAgcTop);
	state->m_atvRfAgcCfg.cutOffCurrent = (ulATVRfAgcCutOffCurrent);
	state->m_atvPreSawCfg.reference = 0x04;
	state->m_atvPreSawCfg.usePreSaw = true;
R
Ralph Metzler 已提交
742 743 744


	/* DVBT RF */
745 746 747 748 749 750 751
	state->m_dvbtRfAgcCfg.ctrlMode = DRXK_AGC_CTRL_OFF;
	state->m_dvbtRfAgcCfg.outputLevel = 0;
	state->m_dvbtRfAgcCfg.minOutputLevel = 0;
	state->m_dvbtRfAgcCfg.maxOutputLevel = 0xFFFF;
	state->m_dvbtRfAgcCfg.top = 0x2100;
	state->m_dvbtRfAgcCfg.cutOffCurrent = 4000;
	state->m_dvbtRfAgcCfg.speed = 1;
R
Ralph Metzler 已提交
752 753 754


	/* DVBT IF */
755 756 757 758 759 760 761
	state->m_dvbtIfAgcCfg.ctrlMode = DRXK_AGC_CTRL_AUTO;
	state->m_dvbtIfAgcCfg.outputLevel = 0;
	state->m_dvbtIfAgcCfg.minOutputLevel = 0;
	state->m_dvbtIfAgcCfg.maxOutputLevel = 9000;
	state->m_dvbtIfAgcCfg.top = 13424;
	state->m_dvbtIfAgcCfg.cutOffCurrent = 0;
	state->m_dvbtIfAgcCfg.speed = 3;
R
Ralph Metzler 已提交
762
	state->m_dvbtIfAgcCfg.FastClipCtrlDelay = 30;
763 764
	state->m_dvbtIfAgcCfg.IngainTgtMax = 30000;
	/* state->m_dvbtPgaCfg = 140; */
R
Ralph Metzler 已提交
765

766 767
	state->m_dvbtPreSawCfg.reference = 4;
	state->m_dvbtPreSawCfg.usePreSaw = false;
R
Ralph Metzler 已提交
768 769

	/* QAM RF */
770 771 772 773 774 775 776
	state->m_qamRfAgcCfg.ctrlMode = DRXK_AGC_CTRL_OFF;
	state->m_qamRfAgcCfg.outputLevel = 0;
	state->m_qamRfAgcCfg.minOutputLevel = 6023;
	state->m_qamRfAgcCfg.maxOutputLevel = 27000;
	state->m_qamRfAgcCfg.top = 0x2380;
	state->m_qamRfAgcCfg.cutOffCurrent = 4000;
	state->m_qamRfAgcCfg.speed = 3;
R
Ralph Metzler 已提交
777 778

	/* QAM IF */
779 780 781 782 783 784 785 786
	state->m_qamIfAgcCfg.ctrlMode = DRXK_AGC_CTRL_AUTO;
	state->m_qamIfAgcCfg.outputLevel = 0;
	state->m_qamIfAgcCfg.minOutputLevel = 0;
	state->m_qamIfAgcCfg.maxOutputLevel = 9000;
	state->m_qamIfAgcCfg.top = 0x0511;
	state->m_qamIfAgcCfg.cutOffCurrent = 0;
	state->m_qamIfAgcCfg.speed = 3;
	state->m_qamIfAgcCfg.IngainTgtMax = 5119;
R
Ralph Metzler 已提交
787 788
	state->m_qamIfAgcCfg.FastClipCtrlDelay = 50;

789 790 791
	state->m_qamPgaCfg = 140;
	state->m_qamPreSawCfg.reference = 4;
	state->m_qamPreSawCfg.usePreSaw = false;
R
Ralph Metzler 已提交
792 793 794 795 796

	state->m_OperationMode = OM_NONE;
	state->m_DrxkState = DRXK_UNINITIALIZED;

	/* MPEG output configuration */
797 798 799 800 801 802 803 804 805
	state->m_enableMPEGOutput = true;	/* If TRUE; enable MPEG ouput */
	state->m_insertRSByte = false;	/* If TRUE; insert RS byte */
	state->m_enableParallel = true;	/* If TRUE;
					   parallel out otherwise serial */
	state->m_invertDATA = false;	/* If TRUE; invert DATA signals */
	state->m_invertERR = false;	/* If TRUE; invert ERR signal */
	state->m_invertSTR = false;	/* If TRUE; invert STR signals */
	state->m_invertVAL = false;	/* If TRUE; invert VAL signals */
	state->m_invertCLK = (ulInvertTSClock != 0);	/* If TRUE; invert CLK signals */
R
Ralph Metzler 已提交
806
	state->m_DVBTStaticCLK = (ulDVBTStaticTSClock != 0);
807
	state->m_DVBCStaticCLK = (ulDVBCStaticTSClock != 0);
R
Ralph Metzler 已提交
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
	/* If TRUE; static MPEG clockrate will be used;
	   otherwise clockrate will adapt to the bitrate of the TS */

	state->m_DVBTBitrate = ulDVBTBitrate;
	state->m_DVBCBitrate = ulDVBCBitrate;

	state->m_TSDataStrength = (ulTSDataStrength & 0x07);
	state->m_TSClockkStrength = (ulTSClockkStrength & 0x07);

	/* Maximum bitrate in b/s in case static clockrate is selected */
	state->m_mpegTsStaticBitrate = 19392658;
	state->m_disableTEIhandling = false;

	if (ulInsertRSByte)
		state->m_insertRSByte = true;

	state->m_MpegLockTimeOut = DEFAULT_DRXK_MPEG_LOCK_TIMEOUT;
	if (ulMpegLockTimeOut < 10000)
		state->m_MpegLockTimeOut = ulMpegLockTimeOut;
	state->m_DemodLockTimeOut = DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT;
	if (ulDemodLockTimeOut < 10000)
		state->m_DemodLockTimeOut = ulDemodLockTimeOut;

831 832
	/* QAM defaults */
	state->m_Constellation = DRX_CONSTELLATION_AUTO;
R
Ralph Metzler 已提交
833
	state->m_qamInterleaveMode = DRXK_QAM_I12_J17;
834 835
	state->m_fecRsPlen = 204 * 8;	/* fecRsPlen  annex A */
	state->m_fecRsPrescale = 1;
R
Ralph Metzler 已提交
836 837 838 839 840

	state->m_sqiSpeed = DRXK_DVBT_SQI_SPEED_MEDIUM;
	state->m_agcFastClipCtrlDelay = 0;

	state->m_GPIOCfg = (ulGPIOCfg);
841
	state->m_GPIO = (ulGPIO == 0 ? 0 : 1);
R
Ralph Metzler 已提交
842 843 844 845

	state->m_AntennaDVBT = (ulAntennaDVBT == 0 ? 0 : 1);
	state->m_AntennaDVBC = (ulAntennaDVBC == 0 ? 0 : 1);
	state->m_AntennaSwitchDVBTDVBC =
846
	    (ulAntennaSwitchDVBTDVBC == 0 ? 0 : 1);
R
Ralph Metzler 已提交
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864

	state->m_bPowerDown = false;
	state->m_currentPowerMode = DRX_POWER_DOWN;

	state->m_enableParallel = (ulSerialMode == 0);

	state->m_rfmirror = (ulRfMirror == 0);
	state->m_IfAgcPol = false;
	return 0;
}

static int DRXX_Open(struct drxk_state *state)
{
	int status = 0;
	u32 jtag = 0;
	u16 bid = 0;
	u16 key = 0;

865
	dprintk(1, "\n");
R
Ralph Metzler 已提交
866 867
	do {
		/* stop lock indicator process */
868
		status = write16(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
869 870
		if (status < 0)
			break;
R
Ralph Metzler 已提交
871
		/* Check device id */
872
		status = read16(state, SIO_TOP_COMM_KEY__A, &key);
873 874
		if (status < 0)
			break;
875
		status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
876 877
		if (status < 0)
			break;
878
		status = read32(state, SIO_TOP_JTAGID_LO__A, &jtag);
879 880
		if (status < 0)
			break;
881
		status = read16(state, SIO_PDR_UIO_IN_HI__A, &bid);
882 883
		if (status < 0)
			break;
884
		status = write16(state, SIO_TOP_COMM_KEY__A, key);
885 886
		if (status < 0)
			break;
887
	} while (0);
R
Ralph Metzler 已提交
888 889 890 891 892
	return status;
}

static int GetDeviceCapabilities(struct drxk_state *state)
{
893
	u16 sioPdrOhwCfg = 0;
R
Ralph Metzler 已提交
894 895 896
	u32 sioTopJtagidLo = 0;
	int status;

897
	dprintk(1, "\n");
R
Ralph Metzler 已提交
898 899 900
	do {
		/* driver 0.9.0 */
		/* stop lock indicator process */
901
		status = write16(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
902 903
		if (status < 0)
			break;
R
Ralph Metzler 已提交
904

905
		status = write16(state, SIO_TOP_COMM_KEY__A, 0xFABA);
906 907
		if (status < 0)
			break;
908
		status = read16(state, SIO_PDR_OHW_CFG__A, &sioPdrOhwCfg);
909 910
		if (status < 0)
			break;
911
		status = write16(state, SIO_TOP_COMM_KEY__A, 0x0000);
912 913
		if (status < 0)
			break;
R
Ralph Metzler 已提交
914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934

		switch ((sioPdrOhwCfg & SIO_PDR_OHW_CFG_FREF_SEL__M)) {
		case 0:
			/* ignore (bypass ?) */
			break;
		case 1:
			/* 27 MHz */
			state->m_oscClockFreq = 27000;
			break;
		case 2:
			/* 20.25 MHz */
			state->m_oscClockFreq = 20250;
			break;
		case 3:
			/* 4 MHz */
			state->m_oscClockFreq = 20250;
			break;
		default:
			return -1;
		}
		/*
935 936 937
		   Determine device capabilities
		   Based on pinning v14
		 */
938
		status = read32(state, SIO_TOP_JTAGID_LO__A, &sioTopJtagidLo);
939 940
		if (status < 0)
			break;
R
Ralph Metzler 已提交
941
		/* driver 0.9.0 */
942
		switch ((sioTopJtagidLo >> 29) & 0xF) {
R
Ralph Metzler 已提交
943 944 945 946 947 948 949 950 951 952 953 954 955 956
		case 0:
			state->m_deviceSpin = DRXK_SPIN_A1;
			break;
		case 2:
			state->m_deviceSpin = DRXK_SPIN_A2;
			break;
		case 3:
			state->m_deviceSpin = DRXK_SPIN_A3;
			break;
		default:
			state->m_deviceSpin = DRXK_SPIN_UNKNOWN;
			status = -1;
			break;
		}
957
		switch ((sioTopJtagidLo >> 12) & 0xFF) {
R
Ralph Metzler 已提交
958 959
		case 0x13:
			/* typeId = DRX3913K_TYPE_ID */
960 961 962
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = false;
R
Ralph Metzler 已提交
963
			state->m_hasAudio = false;
964 965
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
966 967 968
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = false;
			state->m_hasGPIO1 = false;
969
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
970 971 972
			break;
		case 0x15:
			/* typeId = DRX3915K_TYPE_ID */
973 974 975
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
976
			state->m_hasAudio = false;
977 978
			state->m_hasDVBT = true;
			state->m_hasDVBC = false;
R
Ralph Metzler 已提交
979 980 981
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
982
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
983 984 985
			break;
		case 0x16:
			/* typeId = DRX3916K_TYPE_ID */
986 987 988
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
989
			state->m_hasAudio = false;
990 991
			state->m_hasDVBT = true;
			state->m_hasDVBC = false;
R
Ralph Metzler 已提交
992 993 994
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
995
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
996 997 998
			break;
		case 0x18:
			/* typeId = DRX3918K_TYPE_ID */
999 1000 1001
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
1002
			state->m_hasAudio = true;
1003 1004
			state->m_hasDVBT = true;
			state->m_hasDVBC = false;
R
Ralph Metzler 已提交
1005 1006 1007
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
1008
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
1009 1010 1011
			break;
		case 0x21:
			/* typeId = DRX3921K_TYPE_ID */
1012 1013 1014
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
1015
			state->m_hasAudio = true;
1016 1017
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
1018 1019 1020
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
1021
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
1022 1023 1024
			break;
		case 0x23:
			/* typeId = DRX3923K_TYPE_ID */
1025 1026 1027
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
1028
			state->m_hasAudio = true;
1029 1030
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
1031 1032 1033
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
1034
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
1035 1036 1037
			break;
		case 0x25:
			/* typeId = DRX3925K_TYPE_ID */
1038 1039 1040
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
1041
			state->m_hasAudio = true;
1042 1043
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
1044 1045 1046
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
1047
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
1048 1049 1050
			break;
		case 0x26:
			/* typeId = DRX3926K_TYPE_ID */
1051 1052 1053
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
1054
			state->m_hasAudio = false;
1055 1056
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
1057 1058 1059
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
1060
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
1061 1062
			break;
		default:
1063
			printk(KERN_ERR "drxk: DeviceID not supported = %02x\n",
1064
			       ((sioTopJtagidLo >> 12) & 0xFF));
R
Ralph Metzler 已提交
1065 1066 1067
			status = -1;
			break;
		}
1068
	} while (0);
R
Ralph Metzler 已提交
1069 1070 1071 1072 1073 1074 1075 1076
	return status;
}

static int HI_Command(struct drxk_state *state, u16 cmd, u16 *pResult)
{
	int status;
	bool powerdown_cmd;

1077 1078
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1079
	/* Write command */
1080
	status = write16(state, SIO_HI_RA_RAM_CMD__A, cmd);
R
Ralph Metzler 已提交
1081 1082 1083 1084 1085 1086
	if (status < 0)
		return status;
	if (cmd == SIO_HI_RA_RAM_CMD_RESET)
		msleep(1);

	powerdown_cmd =
1087 1088 1089 1090
	    (bool) ((cmd == SIO_HI_RA_RAM_CMD_CONFIG) &&
		    ((state->m_HICfgCtrl) &
		     SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__M) ==
		    SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ);
R
Ralph Metzler 已提交
1091 1092 1093 1094 1095 1096 1097 1098
	if (powerdown_cmd == false) {
		/* Wait until command rdy */
		u32 retryCount = 0;
		u16 waitCmd;

		do {
			msleep(1);
			retryCount += 1;
1099 1100
			status = read16(state, SIO_HI_RA_RAM_CMD__A,
					  &waitCmd);
1101 1102
		} while ((status < 0) && (retryCount < DRXK_MAX_RETRIES)
			 && (waitCmd != 0));
R
Ralph Metzler 已提交
1103 1104

		if (status == 0)
1105 1106
			status = read16(state, SIO_HI_RA_RAM_RES__A,
					pResult);
R
Ralph Metzler 已提交
1107 1108 1109 1110 1111 1112 1113 1114
	}
	return status;
}

static int HI_CfgCommand(struct drxk_state *state)
{
	int status;

1115 1116
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1117 1118
	mutex_lock(&state->mutex);
	do {
1119
		status = write16(state, SIO_HI_RA_RAM_PAR_6__A, state->m_HICfgTimeout);
1120 1121
		if (status < 0)
			break;
1122
		status = write16(state, SIO_HI_RA_RAM_PAR_5__A, state->m_HICfgCtrl);
1123 1124
		if (status < 0)
			break;
1125
		status = write16(state, SIO_HI_RA_RAM_PAR_4__A, state->m_HICfgWakeUpKey);
1126 1127
		if (status < 0)
			break;
1128
		status = write16(state, SIO_HI_RA_RAM_PAR_3__A, state->m_HICfgBridgeDelay);
1129 1130
		if (status < 0)
			break;
1131
		status = write16(state, SIO_HI_RA_RAM_PAR_2__A, state->m_HICfgTimingDiv);
1132 1133
		if (status < 0)
			break;
1134
		status = write16(state, SIO_HI_RA_RAM_PAR_1__A, SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY);
1135 1136 1137 1138 1139
		if (status < 0)
			break;
		status = HI_Command(state, SIO_HI_RA_RAM_CMD_CONFIG, 0);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1140 1141

		state->m_HICfgCtrl &= ~SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
1142
	} while (0);
R
Ralph Metzler 已提交
1143 1144 1145 1146 1147 1148
	mutex_unlock(&state->mutex);
	return status;
}

static int InitHI(struct drxk_state *state)
{
1149 1150
	dprintk(1, "\n");

1151
	state->m_HICfgWakeUpKey = (state->demod_address << 1);
R
Ralph Metzler 已提交
1152 1153 1154
	state->m_HICfgTimeout = 0x96FF;
	/* port/bridge/power down ctrl */
	state->m_HICfgCtrl = SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE;
1155
	return HI_CfgCommand(state);
R
Ralph Metzler 已提交
1156 1157 1158 1159 1160
}

static int MPEGTSConfigurePins(struct drxk_state *state, bool mpegEnable)
{
	int status = -1;
1161 1162
	u16 sioPdrMclkCfg = 0;
	u16 sioPdrMdxCfg = 0;
R
Ralph Metzler 已提交
1163

1164
	dprintk(1, "\n");
R
Ralph Metzler 已提交
1165 1166
	do {
		/* stop lock indicator process */
1167
		status = write16(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
1168 1169
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1170 1171

		/*  MPEG TS pad configuration */
1172
		status = write16(state, SIO_TOP_COMM_KEY__A, 0xFABA);
1173 1174
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1175 1176 1177

		if (mpegEnable == false) {
			/*  Set MPEG TS pads to inputmode */
1178
			status = write16(state, SIO_PDR_MSTRT_CFG__A, 0x0000);
1179 1180
			if (status < 0)
				break;
1181
			status = write16(state, SIO_PDR_MERR_CFG__A, 0x0000);
1182 1183
			if (status < 0)
				break;
1184
			status = write16(state, SIO_PDR_MCLK_CFG__A, 0x0000);
1185 1186
			if (status < 0)
				break;
1187
			status = write16(state, SIO_PDR_MVAL_CFG__A, 0x0000);
1188 1189
			if (status < 0)
				break;
1190
			status = write16(state, SIO_PDR_MD0_CFG__A, 0x0000);
1191 1192
			if (status < 0)
				break;
1193
			status = write16(state, SIO_PDR_MD1_CFG__A, 0x0000);
1194 1195
			if (status < 0)
				break;
1196
			status = write16(state, SIO_PDR_MD2_CFG__A, 0x0000);
1197 1198
			if (status < 0)
				break;
1199
			status = write16(state, SIO_PDR_MD3_CFG__A, 0x0000);
1200 1201
			if (status < 0)
				break;
1202
			status = write16(state, SIO_PDR_MD4_CFG__A, 0x0000);
1203 1204
			if (status < 0)
				break;
1205
			status = write16(state, SIO_PDR_MD5_CFG__A, 0x0000);
1206 1207
			if (status < 0)
				break;
1208
			status = write16(state, SIO_PDR_MD6_CFG__A, 0x0000);
1209 1210
			if (status < 0)
				break;
1211
			status = write16(state, SIO_PDR_MD7_CFG__A, 0x0000);
1212 1213
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1214 1215 1216
		} else {
			/* Enable MPEG output */
			sioPdrMdxCfg =
1217 1218
			    ((state->m_TSDataStrength <<
			      SIO_PDR_MD0_CFG_DRIVE__B) | 0x0003);
R
Ralph Metzler 已提交
1219
			sioPdrMclkCfg = ((state->m_TSClockkStrength <<
1220 1221
					  SIO_PDR_MCLK_CFG_DRIVE__B) |
					 0x0003);
R
Ralph Metzler 已提交
1222

1223
			status = write16(state, SIO_PDR_MSTRT_CFG__A, sioPdrMdxCfg);
1224 1225
			if (status < 0)
				break;
1226
			status = write16(state, SIO_PDR_MERR_CFG__A, 0x0000);	/* Disable */
1227 1228
			if (status < 0)
				break;
1229
			status = write16(state, SIO_PDR_MVAL_CFG__A, 0x0000);	/* Disable */
1230 1231
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1232 1233
			if (state->m_enableParallel == true) {
				/* paralel -> enable MD1 to MD7 */
1234
				status = write16(state, SIO_PDR_MD1_CFG__A, sioPdrMdxCfg);
1235 1236
				if (status < 0)
					break;
1237
				status = write16(state, SIO_PDR_MD2_CFG__A, sioPdrMdxCfg);
1238 1239
				if (status < 0)
					break;
1240
				status = write16(state, SIO_PDR_MD3_CFG__A, sioPdrMdxCfg);
1241 1242
				if (status < 0)
					break;
1243
				status = write16(state, SIO_PDR_MD4_CFG__A, sioPdrMdxCfg);
1244 1245
				if (status < 0)
					break;
1246
				status = write16(state, SIO_PDR_MD5_CFG__A, sioPdrMdxCfg);
1247 1248
				if (status < 0)
					break;
1249
				status = write16(state, SIO_PDR_MD6_CFG__A, sioPdrMdxCfg);
1250 1251
				if (status < 0)
					break;
1252
				status = write16(state, SIO_PDR_MD7_CFG__A, sioPdrMdxCfg);
1253 1254
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1255
			} else {
1256 1257 1258
				sioPdrMdxCfg = ((state->m_TSDataStrength <<
						 SIO_PDR_MD0_CFG_DRIVE__B)
						| 0x0003);
R
Ralph Metzler 已提交
1259
				/* serial -> disable MD1 to MD7 */
1260
				status = write16(state, SIO_PDR_MD1_CFG__A, 0x0000);
1261 1262
				if (status < 0)
					break;
1263
				status = write16(state, SIO_PDR_MD2_CFG__A, 0x0000);
1264 1265
				if (status < 0)
					break;
1266
				status = write16(state, SIO_PDR_MD3_CFG__A, 0x0000);
1267 1268
				if (status < 0)
					break;
1269
				status = write16(state, SIO_PDR_MD4_CFG__A, 0x0000);
1270 1271
				if (status < 0)
					break;
1272
				status = write16(state, SIO_PDR_MD5_CFG__A, 0x0000);
1273 1274
				if (status < 0)
					break;
1275
				status = write16(state, SIO_PDR_MD6_CFG__A, 0x0000);
1276 1277
				if (status < 0)
					break;
1278
				status = write16(state, SIO_PDR_MD7_CFG__A, 0x0000);
1279 1280
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1281
			}
1282
			status = write16(state, SIO_PDR_MCLK_CFG__A, sioPdrMclkCfg);
1283 1284
			if (status < 0)
				break;
1285
			status = write16(state, SIO_PDR_MD0_CFG__A, sioPdrMdxCfg);
1286 1287
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1288 1289
		}
		/*  Enable MB output over MPEG pads and ctl input */
1290
		status = write16(state, SIO_PDR_MON_CFG__A, 0x0000);
1291 1292
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1293
		/*  Write nomagic word to enable pdr reg write */
1294
		status = write16(state, SIO_TOP_COMM_KEY__A, 0x0000);
1295 1296
		if (status < 0)
			break;
1297
	} while (0);
R
Ralph Metzler 已提交
1298 1299 1300 1301 1302
	return status;
}

static int MPEGTSDisable(struct drxk_state *state)
{
1303 1304
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
	return MPEGTSConfigurePins(state, false);
}

static int BLChainCmd(struct drxk_state *state,
		      u16 romOffset, u16 nrOfElements, u32 timeOut)
{
	u16 blStatus = 0;
	int status;
	unsigned long end;

1315 1316
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1317 1318
	mutex_lock(&state->mutex);
	do {
1319
		status = write16(state, SIO_BL_MODE__A, SIO_BL_MODE_CHAIN);
1320 1321
		if (status < 0)
			break;
1322
		status = write16(state, SIO_BL_CHAIN_ADDR__A, romOffset);
1323 1324
		if (status < 0)
			break;
1325
		status = write16(state, SIO_BL_CHAIN_LEN__A, nrOfElements);
1326 1327
		if (status < 0)
			break;
1328
		status = write16(state, SIO_BL_ENABLE__A, SIO_BL_ENABLE_ON);
1329 1330
		if (status < 0)
			break;
1331
		end = jiffies + msecs_to_jiffies(timeOut);
R
Ralph Metzler 已提交
1332 1333 1334

		do {
			msleep(1);
1335
			status = read16(state, SIO_BL_STATUS__A, &blStatus);
1336 1337
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1338 1339 1340
		} while ((blStatus == 0x1) &&
			 ((time_is_after_jiffies(end))));
		if (blStatus == 0x1) {
1341
			printk(KERN_ERR "drxk: SIO not ready\n");
R
Ralph Metzler 已提交
1342 1343 1344
			mutex_unlock(&state->mutex);
			return -1;
		}
1345
	} while (0);
R
Ralph Metzler 已提交
1346 1347 1348 1349 1350 1351
	mutex_unlock(&state->mutex);
	return status;
}


static int DownloadMicrocode(struct drxk_state *state,
1352
			     const u8 pMCImage[], u32 Length)
R
Ralph Metzler 已提交
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
{
	const u8 *pSrc = pMCImage;
	u16 Flags;
	u16 Drain;
	u32 Address;
	u16 nBlocks;
	u16 BlockSize;
	u16 BlockCRC;
	u32 offset = 0;
	u32 i;
1363
	int status = 0;
R
Ralph Metzler 已提交
1364

1365 1366
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1367 1368
	/* down the drain (we don care about MAGIC_WORD) */
	Drain = (pSrc[0] << 8) | pSrc[1];
1369 1370
	pSrc += sizeof(u16);
	offset += sizeof(u16);
R
Ralph Metzler 已提交
1371
	nBlocks = (pSrc[0] << 8) | pSrc[1];
1372 1373
	pSrc += sizeof(u16);
	offset += sizeof(u16);
R
Ralph Metzler 已提交
1374 1375 1376

	for (i = 0; i < nBlocks; i += 1) {
		Address = (pSrc[0] << 24) | (pSrc[1] << 16) |
1377 1378 1379
		    (pSrc[2] << 8) | pSrc[3];
		pSrc += sizeof(u32);
		offset += sizeof(u32);
R
Ralph Metzler 已提交
1380 1381

		BlockSize = ((pSrc[0] << 8) | pSrc[1]) * sizeof(u16);
1382 1383
		pSrc += sizeof(u16);
		offset += sizeof(u16);
R
Ralph Metzler 已提交
1384 1385

		Flags = (pSrc[0] << 8) | pSrc[1];
1386 1387
		pSrc += sizeof(u16);
		offset += sizeof(u16);
R
Ralph Metzler 已提交
1388 1389

		BlockCRC = (pSrc[0] << 8) | pSrc[1];
1390 1391
		pSrc += sizeof(u16);
		offset += sizeof(u16);
1392 1393 1394 1395 1396 1397

		if (offset + BlockSize > Length) {
			printk(KERN_ERR "drxk: Firmware is corrupted.\n");
			return -EINVAL;
		}

1398
		status = write_block(state, Address, BlockSize, pSrc);
1399 1400
		if (status < 0) {
			printk(KERN_ERR "drxk: Error %d while loading firmware\n", status);
R
Ralph Metzler 已提交
1401
			break;
1402
		}
R
Ralph Metzler 已提交
1403 1404 1405 1406 1407 1408 1409 1410 1411
		pSrc += BlockSize;
		offset += BlockSize;
	}
	return status;
}

static int DVBTEnableOFDMTokenRing(struct drxk_state *state, bool enable)
{
	int status;
1412 1413
	u16 data = 0;
	u16 desiredCtrl = SIO_OFDM_SH_OFDM_RING_ENABLE_ON;
R
Ralph Metzler 已提交
1414 1415 1416
	u16 desiredStatus = SIO_OFDM_SH_OFDM_RING_STATUS_ENABLED;
	unsigned long end;

1417 1418
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1419
	if (enable == false) {
1420
		desiredCtrl = SIO_OFDM_SH_OFDM_RING_ENABLE_OFF;
R
Ralph Metzler 已提交
1421 1422 1423
		desiredStatus = SIO_OFDM_SH_OFDM_RING_STATUS_DOWN;
	}

1424
	status = (read16(state, SIO_OFDM_SH_OFDM_RING_STATUS__A, &data));
R
Ralph Metzler 已提交
1425 1426 1427 1428 1429 1430

	if (data == desiredStatus) {
		/* tokenring already has correct status */
		return status;
	}
	/* Disable/enable dvbt tokenring bridge   */
1431
	status =
1432
	    write16(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A, desiredCtrl);
R
Ralph Metzler 已提交
1433

1434
	end = jiffies + msecs_to_jiffies(DRXK_OFDM_TR_SHUTDOWN_TIMEOUT);
1435
	do {
1436
		status = read16(state, SIO_OFDM_SH_OFDM_RING_STATUS__A, &data);
1437 1438 1439
		if (status < 0)
			break;
	} while ((data != desiredStatus) && ((time_is_after_jiffies(end))));
R
Ralph Metzler 已提交
1440
	if (data != desiredStatus) {
1441
		printk(KERN_ERR "drxk: SIO not ready\n");
R
Ralph Metzler 已提交
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
		return -1;
	}
	return status;
}

static int MPEGTSStop(struct drxk_state *state)
{
	int status = 0;
	u16 fecOcSncMode = 0;
	u16 fecOcIprMode = 0;

1453 1454
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1455 1456
	do {
		/* Gracefull shutdown (byte boundaries) */
1457
		status = read16(state, FEC_OC_SNC_MODE__A, &fecOcSncMode);
1458 1459
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1460
		fecOcSncMode |= FEC_OC_SNC_MODE_SHUTDOWN__M;
1461
		status = write16(state, FEC_OC_SNC_MODE__A, fecOcSncMode);
1462 1463
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1464 1465

		/* Suppress MCLK during absence of data */
1466
		status = read16(state, FEC_OC_IPR_MODE__A, &fecOcIprMode);
1467 1468
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1469
		fecOcIprMode |= FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__M;
1470
		status = write16(state, FEC_OC_IPR_MODE__A, fecOcIprMode);
1471 1472
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1473 1474 1475 1476 1477 1478
	} while (0);
	return status;
}

static int scu_command(struct drxk_state *state,
		       u16 cmd, u8 parameterLen,
1479
		       u16 *parameter, u8 resultLen, u16 *result)
R
Ralph Metzler 已提交
1480 1481 1482 1483 1484 1485 1486 1487
{
#if (SCU_RAM_PARAM_0__A - SCU_RAM_PARAM_15__A) != 15
#error DRXK register mapping no longer compatible with this routine!
#endif
	u16 curCmd = 0;
	int status;
	unsigned long end;

1488 1489
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	if ((cmd == 0) || ((parameterLen > 0) && (parameter == NULL)) ||
	    ((resultLen > 0) && (result == NULL)))
		return -1;

	mutex_lock(&state->mutex);
	do {
		/* assume that the command register is ready
		   since it is checked afterwards */
		u8 buffer[34];
		int cnt = 0, ii;

1501
		for (ii = parameterLen - 1; ii >= 0; ii -= 1) {
R
Ralph Metzler 已提交
1502 1503 1504 1505 1506 1507
			buffer[cnt++] = (parameter[ii] & 0xFF);
			buffer[cnt++] = ((parameter[ii] >> 8) & 0xFF);
		}
		buffer[cnt++] = (cmd & 0xFF);
		buffer[cnt++] = ((cmd >> 8) & 0xFF);

1508 1509
		write_block(state, SCU_RAM_PARAM_0__A -
			   (parameterLen - 1), cnt, buffer);
R
Ralph Metzler 已提交
1510
		/* Wait until SCU has processed command */
1511
		end = jiffies + msecs_to_jiffies(DRXK_MAX_WAITTIME);
R
Ralph Metzler 已提交
1512 1513
		do {
			msleep(1);
1514
			status = read16(state, SCU_RAM_COMMAND__A, &curCmd);
1515 1516
			if (status < 0)
				break;
1517 1518
		} while (!(curCmd == DRX_SCU_READY)
			 && (time_is_after_jiffies(end)));
R
Ralph Metzler 已提交
1519
		if (curCmd != DRX_SCU_READY) {
1520
			printk(KERN_ERR "drxk: SCU not ready\n");
R
Ralph Metzler 已提交
1521 1522 1523 1524 1525 1526 1527 1528
			mutex_unlock(&state->mutex);
			return -1;
		}
		/* read results */
		if ((resultLen > 0) && (result != NULL)) {
			s16 err;
			int ii;

1529
			for (ii = resultLen - 1; ii >= 0; ii -= 1) {
1530
				status = read16(state, SCU_RAM_PARAM_0__A - ii, &result[ii]);
1531 1532
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1533 1534 1535
			}

			/* Check if an error was reported by SCU */
1536
			err = (s16) result[0];
R
Ralph Metzler 已提交
1537 1538 1539

			/* check a few fixed error codes */
			if (err == SCU_RESULT_UNKSTD) {
1540
				printk(KERN_ERR "drxk: SCU_RESULT_UNKSTD\n");
R
Ralph Metzler 已提交
1541 1542 1543
				mutex_unlock(&state->mutex);
				return -1;
			} else if (err == SCU_RESULT_UNKCMD) {
1544
				printk(KERN_ERR "drxk: SCU_RESULT_UNKCMD\n");
R
Ralph Metzler 已提交
1545 1546 1547 1548 1549 1550
				mutex_unlock(&state->mutex);
				return -1;
			}
			/* here it is assumed that negative means error,
			   and positive no error */
			else if (err < 0) {
1551
				printk(KERN_ERR "drxk: %s ERROR\n", __func__);
R
Ralph Metzler 已提交
1552 1553 1554 1555
				mutex_unlock(&state->mutex);
				return -1;
			}
		}
1556
	} while (0);
R
Ralph Metzler 已提交
1557
	mutex_unlock(&state->mutex);
1558
	if (status < 0)
1559
		printk(KERN_ERR "drxk: %s: status = %d\n", __func__, status);
R
Ralph Metzler 已提交
1560 1561 1562 1563 1564 1565 1566 1567 1568

	return status;
}

static int SetIqmAf(struct drxk_state *state, bool active)
{
	u16 data = 0;
	int status;

1569 1570
	dprintk(1, "\n");

1571
	do {
R
Ralph Metzler 已提交
1572
		/* Configure IQM */
1573
		status = read16(state, IQM_AF_STDBY__A, &data);
1574 1575
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1576 1577 1578 1579 1580
		if (!active) {
			data |= (IQM_AF_STDBY_STDBY_ADC_STANDBY
				 | IQM_AF_STDBY_STDBY_AMP_STANDBY
				 | IQM_AF_STDBY_STDBY_PD_STANDBY
				 | IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY
1581 1582 1583
				 | IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY);
		} else {	/* active */

R
Ralph Metzler 已提交
1584 1585 1586 1587 1588
			data &= ((~IQM_AF_STDBY_STDBY_ADC_STANDBY)
				 & (~IQM_AF_STDBY_STDBY_AMP_STANDBY)
				 & (~IQM_AF_STDBY_STDBY_PD_STANDBY)
				 & (~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY)
				 & (~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY)
1589
			    );
R
Ralph Metzler 已提交
1590
		}
1591
		status = write16(state, IQM_AF_STDBY__A, data);
1592 1593
		if (status < 0)
			break;
1594
	} while (0);
R
Ralph Metzler 已提交
1595 1596 1597
	return status;
}

1598
static int CtrlPowerMode(struct drxk_state *state, enum DRXPowerMode *mode)
R
Ralph Metzler 已提交
1599 1600
{
	int status = 0;
1601
	u16 sioCcPwdMode = 0;
R
Ralph Metzler 已提交
1602

1603 1604
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
	/* Check arguments */
	if (mode == NULL)
		return -1;

	switch (*mode) {
	case DRX_POWER_UP:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_NONE;
		break;
	case DRXK_POWER_DOWN_OFDM:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_OFDM;
		break;
	case DRXK_POWER_DOWN_CORE:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_CLOCK;
		break;
	case DRXK_POWER_DOWN_PLL:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_PLL;
		break;
	case DRX_POWER_DOWN:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_OSC;
		break;
	default:
		/* Unknow sleep mode */
		return -1;
		break;
	}

	/* If already in requested power mode, do nothing */
	if (state->m_currentPowerMode == *mode)
		return 0;

	/* For next steps make sure to start from DRX_POWER_UP mode */
1636
	if (state->m_currentPowerMode != DRX_POWER_UP) {
R
Ralph Metzler 已提交
1637
		do {
1638 1639 1640 1641 1642 1643
			status = PowerUpDevice(state);
			if (status < 0)
				break;
			status = DVBTEnableOFDMTokenRing(state, true);
			if (status < 0)
				break;
1644
		} while (0);
R
Ralph Metzler 已提交
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	}

	if (*mode == DRX_POWER_UP) {
		/* Restore analog & pin configuartion */
	} else {
		/* Power down to requested mode */
		/* Backup some register settings */
		/* Set pins with possible pull-ups connected
		   to them in input mode */
		/* Analog power down */
		/* ADC power down */
		/* Power down device */
		/* stop all comm_exec */
		/* Stop and power down previous standard */
		do {
1660
			switch (state->m_OperationMode) {
R
Ralph Metzler 已提交
1661
			case OM_DVBT:
1662 1663 1664 1665 1666 1667
				status = MPEGTSStop(state);
				if (status < 0)
					break;
				status = PowerDownDVBT(state, false);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1668 1669 1670
				break;
			case OM_QAM_ITU_A:
			case OM_QAM_ITU_C:
1671 1672 1673 1674 1675 1676
				status = MPEGTSStop(state);
				if (status < 0)
					break;
				status = PowerDownQAM(state);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1677 1678 1679 1680
				break;
			default:
				break;
			}
1681 1682 1683
			status = DVBTEnableOFDMTokenRing(state, false);
			if (status < 0)
				break;
1684
			status = write16(state, SIO_CC_PWD_MODE__A, sioCcPwdMode);
1685 1686
			if (status < 0)
				break;
1687
			status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
1688 1689
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1690

1691
			if (*mode != DRXK_POWER_DOWN_OFDM) {
R
Ralph Metzler 已提交
1692
				state->m_HICfgCtrl |=
1693
				    SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
1694 1695 1696
				status = HI_CfgCommand(state);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1697
			}
1698
		} while (0);
R
Ralph Metzler 已提交
1699 1700
	}
	state->m_currentPowerMode = *mode;
1701
	return status;
R
Ralph Metzler 已提交
1702 1703 1704 1705
}

static int PowerDownDVBT(struct drxk_state *state, bool setPowerMode)
{
1706
	enum DRXPowerMode powerMode = DRXK_POWER_DOWN_OFDM;
R
Ralph Metzler 已提交
1707 1708 1709 1710
	u16 cmdResult = 0;
	u16 data = 0;
	int status;

1711 1712
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1713
	do {
1714
		status = read16(state, SCU_COMM_EXEC__A, &data);
1715 1716
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1717 1718
		if (data == SCU_COMM_EXEC_ACTIVE) {
			/* Send OFDM stop command */
1719 1720 1721
			status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_STOP, 0, NULL, 1, &cmdResult);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1722
			/* Send OFDM reset command */
1723 1724 1725
			status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_RESET, 0, NULL, 1, &cmdResult);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1726 1727 1728
		}

		/* Reset datapath for OFDM, processors first */
1729
		status = write16(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
1730 1731
		if (status < 0)
			break;
1732
		status = write16(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
1733 1734
		if (status < 0)
			break;
1735
		status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
1736 1737
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1738 1739

		/* powerdown AFE                   */
1740 1741 1742
		status = SetIqmAf(state, false);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1743 1744 1745

		/* powerdown to OFDM mode          */
		if (setPowerMode) {
1746 1747 1748
			status = CtrlPowerMode(state, &powerMode);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1749
		}
1750
	} while (0);
R
Ralph Metzler 已提交
1751 1752 1753
	return status;
}

1754 1755
static int SetOperationMode(struct drxk_state *state,
			    enum OperationMode oMode)
R
Ralph Metzler 已提交
1756 1757 1758
{
	int status = 0;

1759
	dprintk(1, "\n");
R
Ralph Metzler 已提交
1760
	/*
1761 1762 1763 1764
	   Stop and power down previous standard
	   TODO investigate total power down instead of partial
	   power down depending on "previous" standard.
	 */
R
Ralph Metzler 已提交
1765 1766
	do {
		/* disable HW lock indicator */
1767
		status = write16(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
1768 1769
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1770 1771

		if (state->m_OperationMode != oMode) {
1772 1773
			switch (state->m_OperationMode) {
				/* OM_NONE was added for start up */
R
Ralph Metzler 已提交
1774 1775 1776
			case OM_NONE:
				break;
			case OM_DVBT:
1777 1778 1779 1780 1781 1782
				status = MPEGTSStop(state);
				if (status < 0)
					break;
				status = PowerDownDVBT(state, true);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1783 1784 1785 1786 1787
				state->m_OperationMode = OM_NONE;
				break;
			case OM_QAM_ITU_B:
				status = -1;
				break;
1788
			case OM_QAM_ITU_A:	/* fallthrough */
R
Ralph Metzler 已提交
1789
			case OM_QAM_ITU_C:
1790 1791 1792 1793 1794 1795
				status = MPEGTSStop(state);
				if (status < 0)
					break;
				status = PowerDownQAM(state);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1796 1797 1798 1799 1800
				state->m_OperationMode = OM_NONE;
				break;
			default:
				status = -1;
			}
1801 1802 1803
			status = status;
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1804 1805

			/*
1806 1807 1808
			   Power up new standard
			 */
			switch (oMode) {
R
Ralph Metzler 已提交
1809 1810
			case OM_DVBT:
				state->m_OperationMode = oMode;
1811 1812 1813
				status = SetDVBTStandard(state, oMode);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1814 1815 1816 1817
				break;
			case OM_QAM_ITU_B:
				status = -1;
				break;
1818
			case OM_QAM_ITU_A:	/* fallthrough */
R
Ralph Metzler 已提交
1819 1820
			case OM_QAM_ITU_C:
				state->m_OperationMode = oMode;
1821 1822 1823
				status = SetQAMStandard(state, oMode);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1824 1825 1826 1827 1828
				break;
			default:
				status = -1;
			}
		}
1829 1830 1831
		status = status;
		if (status < 0)
			break;
1832
	} while (0);
R
Ralph Metzler 已提交
1833 1834 1835 1836 1837 1838
	return 0;
}

static int Start(struct drxk_state *state, s32 offsetFreq,
		 s32 IntermediateFrequency)
{
1839
	int status = 0;
R
Ralph Metzler 已提交
1840

1841
	dprintk(1, "\n");
R
Ralph Metzler 已提交
1842 1843
	do {
		u16 IFreqkHz;
1844
		s32 OffsetkHz = offsetFreq / 1000;
R
Ralph Metzler 已提交
1845 1846 1847 1848 1849 1850 1851

		if (state->m_DrxkState != DRXK_STOPPED &&
		    state->m_DrxkState != DRXK_DTV_STARTED) {
			status = -1;
			break;
		}
		state->m_bMirrorFreqSpect =
1852
		    (state->param.inversion == INVERSION_ON);
R
Ralph Metzler 已提交
1853 1854

		if (IntermediateFrequency < 0) {
1855 1856
			state->m_bMirrorFreqSpect =
			    !state->m_bMirrorFreqSpect;
R
Ralph Metzler 已提交
1857 1858 1859
			IntermediateFrequency = -IntermediateFrequency;
		}

1860
		switch (state->m_OperationMode) {
R
Ralph Metzler 已提交
1861 1862 1863
		case OM_QAM_ITU_A:
		case OM_QAM_ITU_C:
			IFreqkHz = (IntermediateFrequency / 1000);
1864 1865 1866
			status = SetQAM(state, IFreqkHz, OffsetkHz);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1867 1868 1869 1870
			state->m_DrxkState = DRXK_DTV_STARTED;
			break;
		case OM_DVBT:
			IFreqkHz = (IntermediateFrequency / 1000);
1871 1872 1873 1874 1875 1876 1877 1878 1879
			status = MPEGTSStop(state);
			if (status < 0)
				break;
			status = SetDVBT(state, IFreqkHz, OffsetkHz);
			if (status < 0)
				break;
			status = DVBTStart(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1880 1881 1882 1883 1884
			state->m_DrxkState = DRXK_DTV_STARTED;
			break;
		default:
			break;
		}
1885
	} while (0);
R
Ralph Metzler 已提交
1886 1887 1888 1889 1890
	return status;
}

static int ShutDown(struct drxk_state *state)
{
1891 1892
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1893 1894 1895 1896
	MPEGTSStop(state);
	return 0;
}

1897 1898
static int GetLockStatus(struct drxk_state *state, u32 *pLockStatus,
			 u32 Time)
R
Ralph Metzler 已提交
1899
{
1900
	int status = 0;
R
Ralph Metzler 已提交
1901

1902 1903
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
	if (pLockStatus == NULL)
		return -1;

	*pLockStatus = NOT_LOCKED;

	/* define the SCU command code */
	switch (state->m_OperationMode) {
	case OM_QAM_ITU_A:
	case OM_QAM_ITU_B:
	case OM_QAM_ITU_C:
		status = GetQAMLockStatus(state, pLockStatus);
		break;
	case OM_DVBT:
		status = GetDVBTLockStatus(state, pLockStatus);
		break;
	default:
		break;
	}
	return status;
}

static int MPEGTSStart(struct drxk_state *state)
{
	int status = 0;

	u16 fecOcSncMode = 0;

	do {
		/* Allow OC to sync again */
1933
		status = read16(state, FEC_OC_SNC_MODE__A, &fecOcSncMode);
1934 1935
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1936
		fecOcSncMode &= ~FEC_OC_SNC_MODE_SHUTDOWN__M;
1937
		status = write16(state, FEC_OC_SNC_MODE__A, fecOcSncMode);
1938 1939
		if (status < 0)
			break;
1940
		status = write16(state, FEC_OC_SNC_UNLOCK__A, 1);
1941 1942
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1943 1944 1945 1946 1947 1948 1949 1950
	} while (0);
	return status;
}

static int MPEGTSDtoInit(struct drxk_state *state)
{
	int status = -1;

1951 1952
	dprintk(1, "\n");

R
Ralph Metzler 已提交
1953 1954
	do {
		/* Rate integration settings */
1955
		status = write16(state, FEC_OC_RCN_CTL_STEP_LO__A, 0x0000);
1956 1957
		if (status < 0)
			break;
1958
		status = write16(state, FEC_OC_RCN_CTL_STEP_HI__A, 0x000C);
1959 1960
		if (status < 0)
			break;
1961
		status = write16(state, FEC_OC_RCN_GAIN__A, 0x000A);
1962 1963
		if (status < 0)
			break;
1964
		status = write16(state, FEC_OC_AVR_PARM_A__A, 0x0008);
1965 1966
		if (status < 0)
			break;
1967
		status = write16(state, FEC_OC_AVR_PARM_B__A, 0x0006);
1968 1969
		if (status < 0)
			break;
1970
		status = write16(state, FEC_OC_TMD_HI_MARGIN__A, 0x0680);
1971 1972
		if (status < 0)
			break;
1973
		status = write16(state, FEC_OC_TMD_LO_MARGIN__A, 0x0080);
1974 1975
		if (status < 0)
			break;
1976
		status = write16(state, FEC_OC_TMD_COUNT__A, 0x03F4);
1977 1978
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1979 1980

		/* Additional configuration */
1981
		status = write16(state, FEC_OC_OCR_INVERT__A, 0);
1982 1983
		if (status < 0)
			break;
1984
		status = write16(state, FEC_OC_SNC_LWM__A, 2);
1985 1986
		if (status < 0)
			break;
1987
		status = write16(state, FEC_OC_SNC_HWM__A, 12);
1988 1989
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1990 1991 1992 1993
	} while (0);
	return status;
}

1994 1995
static int MPEGTSDtoSetup(struct drxk_state *state,
			  enum OperationMode oMode)
R
Ralph Metzler 已提交
1996 1997 1998
{
	int status = -1;

1999 2000 2001 2002 2003 2004 2005
	u16 fecOcRegMode = 0;	/* FEC_OC_MODE       register value */
	u16 fecOcRegIprMode = 0;	/* FEC_OC_IPR_MODE   register value */
	u16 fecOcDtoMode = 0;	/* FEC_OC_IPR_INVERT register value */
	u16 fecOcFctMode = 0;	/* FEC_OC_IPR_INVERT register value */
	u16 fecOcDtoPeriod = 2;	/* FEC_OC_IPR_INVERT register value */
	u16 fecOcDtoBurstLen = 188;	/* FEC_OC_IPR_INVERT register value */
	u32 fecOcRcnCtlRate = 0;	/* FEC_OC_IPR_INVERT register value */
R
Ralph Metzler 已提交
2006 2007
	u16 fecOcTmdMode = 0;
	u16 fecOcTmdIntUpdRate = 0;
2008
	u32 maxBitRate = 0;
R
Ralph Metzler 已提交
2009 2010
	bool staticCLK = false;

2011 2012
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2013 2014
	do {
		/* Check insertion of the Reed-Solomon parity bytes */
2015
		status = read16(state, FEC_OC_MODE__A, &fecOcRegMode);
2016 2017
		if (status < 0)
			break;
2018
		status = read16(state, FEC_OC_IPR_MODE__A, &fecOcRegIprMode);
2019 2020
		if (status < 0)
			break;
2021
		fecOcRegMode &= (~FEC_OC_MODE_PARITY__M);
R
Ralph Metzler 已提交
2022 2023 2024
		fecOcRegIprMode &= (~FEC_OC_IPR_MODE_MVAL_DIS_PAR__M);
		if (state->m_insertRSByte == true) {
			/* enable parity symbol forward */
2025
			fecOcRegMode |= FEC_OC_MODE_PARITY__M;
R
Ralph Metzler 已提交
2026 2027 2028
			/* MVAL disable during parity bytes */
			fecOcRegIprMode |= FEC_OC_IPR_MODE_MVAL_DIS_PAR__M;
			/* TS burst length to 204 */
2029
			fecOcDtoBurstLen = 204;
R
Ralph Metzler 已提交
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
		}

		/* Check serial or parrallel output */
		fecOcRegIprMode &= (~(FEC_OC_IPR_MODE_SERIAL__M));
		if (state->m_enableParallel == false) {
			/* MPEG data output is serial -> set ipr_mode[0] */
			fecOcRegIprMode |= FEC_OC_IPR_MODE_SERIAL__M;
		}

		switch (oMode) {
		case OM_DVBT:
			maxBitRate = state->m_DVBTBitrate;
			fecOcTmdMode = 3;
			fecOcRcnCtlRate = 0xC00000;
			staticCLK = state->m_DVBTStaticCLK;
			break;
2046
		case OM_QAM_ITU_A:	/* fallthrough */
R
Ralph Metzler 已提交
2047 2048
		case OM_QAM_ITU_C:
			fecOcTmdMode = 0x0004;
2049
			fecOcRcnCtlRate = 0xD2B4EE;	/* good for >63 Mb/s */
R
Ralph Metzler 已提交
2050 2051 2052 2053 2054
			maxBitRate = state->m_DVBCBitrate;
			staticCLK = state->m_DVBCStaticCLK;
			break;
		default:
			status = -1;
2055
		}		/* switch (standard) */
2056 2057 2058
		status = status;
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2059 2060

		/* Configure DTO's */
2061
		if (staticCLK) {
R
Ralph Metzler 已提交
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
			u32 bitRate = 0;

			/* Rational DTO for MCLK source (static MCLK rate),
			   Dynamic DTO for optimal grouping
			   (avoid intra-packet gaps),
			   DTO offset enable to sync TS burst with MSTRT */
			fecOcDtoMode = (FEC_OC_DTO_MODE_DYNAMIC__M |
					FEC_OC_DTO_MODE_OFFSET_ENABLE__M);
			fecOcFctMode = (FEC_OC_FCT_MODE_RAT_ENA__M |
					FEC_OC_FCT_MODE_VIRT_ENA__M);

			/* Check user defined bitrate */
			bitRate = maxBitRate;
2075
			if (bitRate > 75900000UL) {	/* max is 75.9 Mb/s */
R
Ralph Metzler 已提交
2076 2077 2078 2079 2080 2081 2082
				bitRate = 75900000UL;
			}
			/* Rational DTO period:
			   dto_period = (Fsys / bitrate) - 2

			   Result should be floored,
			   to make sure >= requested bitrate
2083
			 */
R
Ralph Metzler 已提交
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
			fecOcDtoPeriod = (u16) (((state->m_sysClockFreq)
						 * 1000) / bitRate);
			if (fecOcDtoPeriod <= 2)
				fecOcDtoPeriod = 0;
			else
				fecOcDtoPeriod -= 2;
			fecOcTmdIntUpdRate = 8;
		} else {
			/* (commonAttr->staticCLK == false) => dynamic mode */
			fecOcDtoMode = FEC_OC_DTO_MODE_DYNAMIC__M;
			fecOcFctMode = FEC_OC_FCT_MODE__PRE;
			fecOcTmdIntUpdRate = 5;
		}

		/* Write appropriate registers with requested configuration */
2099
		status = write16(state, FEC_OC_DTO_BURST_LEN__A, fecOcDtoBurstLen);
2100 2101
		if (status < 0)
			break;
2102
		status = write16(state, FEC_OC_DTO_PERIOD__A, fecOcDtoPeriod);
2103 2104
		if (status < 0)
			break;
2105
		status = write16(state, FEC_OC_DTO_MODE__A, fecOcDtoMode);
2106 2107
		if (status < 0)
			break;
2108
		status = write16(state, FEC_OC_FCT_MODE__A, fecOcFctMode);
2109 2110
		if (status < 0)
			break;
2111
		status = write16(state, FEC_OC_MODE__A, fecOcRegMode);
2112 2113
		if (status < 0)
			break;
2114
		status = write16(state, FEC_OC_IPR_MODE__A, fecOcRegIprMode);
2115 2116
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2117 2118

		/* Rate integration settings */
2119
		status = write32(state, FEC_OC_RCN_CTL_RATE_LO__A, fecOcRcnCtlRate);
2120 2121
		if (status < 0)
			break;
2122
		status = write16(state, FEC_OC_TMD_INT_UPD_RATE__A, fecOcTmdIntUpdRate);
2123 2124
		if (status < 0)
			break;
2125
		status = write16(state, FEC_OC_TMD_MODE__A, fecOcTmdMode);
2126 2127
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2128 2129 2130 2131 2132 2133 2134
	} while (0);
	return status;
}

static int MPEGTSConfigurePolarity(struct drxk_state *state)
{
	int status;
2135
	u16 fecOcRegIprInvert = 0;
R
Ralph Metzler 已提交
2136

2137 2138
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2139 2140
	/* Data mask for the output data byte */
	u16 InvertDataMask =
2141 2142 2143 2144
	    FEC_OC_IPR_INVERT_MD7__M | FEC_OC_IPR_INVERT_MD6__M |
	    FEC_OC_IPR_INVERT_MD5__M | FEC_OC_IPR_INVERT_MD4__M |
	    FEC_OC_IPR_INVERT_MD3__M | FEC_OC_IPR_INVERT_MD2__M |
	    FEC_OC_IPR_INVERT_MD1__M | FEC_OC_IPR_INVERT_MD0__M;
R
Ralph Metzler 已提交
2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161

	/* Control selective inversion of output bits */
	fecOcRegIprInvert &= (~(InvertDataMask));
	if (state->m_invertDATA == true)
		fecOcRegIprInvert |= InvertDataMask;
	fecOcRegIprInvert &= (~(FEC_OC_IPR_INVERT_MERR__M));
	if (state->m_invertERR == true)
		fecOcRegIprInvert |= FEC_OC_IPR_INVERT_MERR__M;
	fecOcRegIprInvert &= (~(FEC_OC_IPR_INVERT_MSTRT__M));
	if (state->m_invertSTR == true)
		fecOcRegIprInvert |= FEC_OC_IPR_INVERT_MSTRT__M;
	fecOcRegIprInvert &= (~(FEC_OC_IPR_INVERT_MVAL__M));
	if (state->m_invertVAL == true)
		fecOcRegIprInvert |= FEC_OC_IPR_INVERT_MVAL__M;
	fecOcRegIprInvert &= (~(FEC_OC_IPR_INVERT_MCLK__M));
	if (state->m_invertCLK == true)
		fecOcRegIprInvert |= FEC_OC_IPR_INVERT_MCLK__M;
2162
	status = write16(state, FEC_OC_IPR_INVERT__A, fecOcRegIprInvert);
R
Ralph Metzler 已提交
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
	return status;
}

#define   SCU_RAM_AGC_KI_INV_RF_POL__M 0x4000

static int SetAgcRf(struct drxk_state *state,
		    struct SCfgAgc *pAgcCfg, bool isDTV)
{
	int status = 0;
	struct SCfgAgc *pIfAgcSettings;

2174 2175
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2176 2177 2178 2179 2180 2181 2182
	if (pAgcCfg == NULL)
		return -1;

	do {
		u16 data = 0;

		switch (pAgcCfg->ctrlMode) {
2183
		case DRXK_AGC_CTRL_AUTO:
R
Ralph Metzler 已提交
2184 2185

			/* Enable RF AGC DAC */
2186
			status = read16(state, IQM_AF_STDBY__A, &data);
2187 2188
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2189
			data &= ~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2190
			status = write16(state, IQM_AF_STDBY__A, data);
2191 2192
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2193

2194
			status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2195 2196
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2197 2198 2199 2200 2201 2202 2203 2204 2205

			/* Enable SCU RF AGC loop */
			data &= ~SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;

			/* Polarity */
			if (state->m_RfAgcPol)
				data |= SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
			else
				data &= ~SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2206
			status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2207 2208
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2209 2210

			/* Set speed (using complementary reduction value) */
2211
			status = read16(state, SCU_RAM_AGC_KI_RED__A, &data);
2212 2213
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2214 2215 2216 2217 2218 2219

			data &= ~SCU_RAM_AGC_KI_RED_RAGC_RED__M;
			data |= (~(pAgcCfg->speed <<
				   SCU_RAM_AGC_KI_RED_RAGC_RED__B)
				 & SCU_RAM_AGC_KI_RED_RAGC_RED__M);

2220
			status = write16(state, SCU_RAM_AGC_KI_RED__A, data);
2221 2222
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234

			if (IsDVBT(state))
				pIfAgcSettings = &state->m_dvbtIfAgcCfg;
			else if (IsQAM(state))
				pIfAgcSettings = &state->m_qamIfAgcCfg;
			else
				pIfAgcSettings = &state->m_atvIfAgcCfg;
			if (pIfAgcSettings == NULL)
				return -1;

			/* Set TOP, only if IF-AGC is in AUTO mode */
			if (pIfAgcSettings->ctrlMode == DRXK_AGC_CTRL_AUTO)
2235
				status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A, pAgcCfg->top);
2236 2237
				if (status < 0)
					break;
R
Ralph Metzler 已提交
2238 2239

			/* Cut-Off current */
2240
			status = write16(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A, pAgcCfg->cutOffCurrent);
2241 2242
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2243 2244

			/* Max. output level */
2245
			status = write16(state, SCU_RAM_AGC_RF_MAX__A, pAgcCfg->maxOutputLevel);
2246 2247
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2248 2249 2250 2251 2252

			break;

		case DRXK_AGC_CTRL_USER:
			/* Enable RF AGC DAC */
2253
			status = read16(state, IQM_AF_STDBY__A, &data);
2254 2255
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2256
			data &= ~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2257
			status = write16(state, IQM_AF_STDBY__A, data);
2258 2259
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2260 2261

			/* Disable SCU RF AGC loop */
2262
			status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2263 2264
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2265 2266 2267 2268 2269
			data |= SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
			if (state->m_RfAgcPol)
				data |= SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
			else
				data &= ~SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2270
			status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2271 2272
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2273 2274

			/* SCU c.o.c. to 0, enabling full control range */
2275
			status = write16(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A, 0);
2276 2277
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2278 2279

			/* Write value to output pin */
2280
			status = write16(state, SCU_RAM_AGC_RF_IACCU_HI__A, pAgcCfg->outputLevel);
2281 2282
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2283 2284
			break;

2285
		case DRXK_AGC_CTRL_OFF:
R
Ralph Metzler 已提交
2286
			/* Disable RF AGC DAC */
2287
			status = read16(state, IQM_AF_STDBY__A, &data);
2288 2289
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2290
			data |= IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2291
			status = write16(state, IQM_AF_STDBY__A, data);
2292 2293
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2294 2295

			/* Disable SCU RF AGC loop */
2296
			status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2297 2298
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2299
			data |= SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
2300
			status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2301 2302
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2303 2304 2305 2306 2307
			break;

		default:
			return -1;

2308 2309
		}		/* switch (agcsettings->ctrlMode) */
	} while (0);
R
Ralph Metzler 已提交
2310 2311 2312 2313 2314
	return status;
}

#define SCU_RAM_AGC_KI_INV_IF_POL__M 0x2000

2315 2316
static int SetAgcIf(struct drxk_state *state,
		    struct SCfgAgc *pAgcCfg, bool isDTV)
R
Ralph Metzler 已提交
2317 2318 2319 2320 2321
{
	u16 data = 0;
	int status = 0;
	struct SCfgAgc *pRfAgcSettings;

2322 2323
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2324 2325
	do {
		switch (pAgcCfg->ctrlMode) {
2326
		case DRXK_AGC_CTRL_AUTO:
R
Ralph Metzler 已提交
2327 2328

			/* Enable IF AGC DAC */
2329
			status = read16(state, IQM_AF_STDBY__A, &data);
2330 2331
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2332
			data &= ~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2333
			status = write16(state, IQM_AF_STDBY__A, data);
2334 2335
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2336

2337
			status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2338 2339
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2340 2341 2342 2343 2344 2345 2346 2347 2348

			/* Enable SCU IF AGC loop */
			data &= ~SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;

			/* Polarity */
			if (state->m_IfAgcPol)
				data |= SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
			else
				data &= ~SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2349
			status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2350 2351
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2352 2353

			/* Set speed (using complementary reduction value) */
2354
			status = read16(state, SCU_RAM_AGC_KI_RED__A, &data);
2355 2356
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2357 2358 2359 2360 2361
			data &= ~SCU_RAM_AGC_KI_RED_IAGC_RED__M;
			data |= (~(pAgcCfg->speed <<
				   SCU_RAM_AGC_KI_RED_IAGC_RED__B)
				 & SCU_RAM_AGC_KI_RED_IAGC_RED__M);

2362
			status = write16(state, SCU_RAM_AGC_KI_RED__A, data);
2363 2364
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2365 2366 2367 2368 2369 2370 2371 2372

			if (IsQAM(state))
				pRfAgcSettings = &state->m_qamRfAgcCfg;
			else
				pRfAgcSettings = &state->m_atvRfAgcCfg;
			if (pRfAgcSettings == NULL)
				return -1;
			/* Restore TOP */
2373
			status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A, pRfAgcSettings->top);
2374 2375
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2376 2377
			break;

2378
		case DRXK_AGC_CTRL_USER:
R
Ralph Metzler 已提交
2379 2380

			/* Enable IF AGC DAC */
2381
			status = read16(state, IQM_AF_STDBY__A, &data);
2382 2383
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2384
			data &= ~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2385
			status = write16(state, IQM_AF_STDBY__A, data);
2386 2387
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2388

2389
			status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2390 2391
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2392 2393 2394 2395 2396 2397 2398 2399 2400

			/* Disable SCU IF AGC loop */
			data |= SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;

			/* Polarity */
			if (state->m_IfAgcPol)
				data |= SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
			else
				data &= ~SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2401
			status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2402 2403
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2404 2405

			/* Write value to output pin */
2406
			status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A, pAgcCfg->outputLevel);
2407 2408
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2409 2410
			break;

2411
		case DRXK_AGC_CTRL_OFF:
R
Ralph Metzler 已提交
2412 2413

			/* Disable If AGC DAC */
2414
			status = read16(state, IQM_AF_STDBY__A, &data);
2415 2416
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2417
			data |= IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2418
			status = write16(state, IQM_AF_STDBY__A, data);
2419 2420
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2421 2422

			/* Disable SCU IF AGC loop */
2423
			status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2424 2425
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2426
			data |= SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;
2427
			status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2428 2429
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2430
			break;
2431
		}		/* switch (agcSettingsIf->ctrlMode) */
R
Ralph Metzler 已提交
2432 2433 2434

		/* always set the top to support
		   configurations without if-loop */
2435
		status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A, pAgcCfg->top);
2436 2437
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2438 2439


2440
	} while (0);
R
Ralph Metzler 已提交
2441 2442 2443 2444 2445 2446
	return status;
}

static int ReadIFAgc(struct drxk_state *state, u32 *pValue)
{
	u16 agcDacLvl;
2447
	int status = read16(state, IQM_AF_AGC_IF__A, &agcDacLvl);
R
Ralph Metzler 已提交
2448

2449 2450
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2451 2452
	*pValue = 0;

2453
	if (status == 0) {
R
Ralph Metzler 已提交
2454 2455 2456 2457
		u16 Level = 0;
		if (agcDacLvl > DRXK_AGC_DAC_OFFSET)
			Level = agcDacLvl - DRXK_AGC_DAC_OFFSET;
		if (Level < 14000)
2458
			*pValue = (14000 - Level) / 4;
R
Ralph Metzler 已提交
2459 2460 2461 2462 2463 2464
		else
			*pValue = 0;
	}
	return status;
}

2465 2466
static int GetQAMSignalToNoise(struct drxk_state *state,
			       s32 *pSignalToNoise)
R
Ralph Metzler 已提交
2467 2468 2469
{
	int status = 0;

2470 2471
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2472 2473
	do {
		/* MER calculation */
2474
		u16 qamSlErrPower = 0;	/* accum. error between
R
Ralph Metzler 已提交
2475
					   raw and sliced symbols */
2476
		u32 qamSlSigPower = 0;	/* used for MER, depends of
R
Ralph Metzler 已提交
2477
					   QAM constellation */
2478
		u32 qamSlMer = 0;	/* QAM MER */
R
Ralph Metzler 已提交
2479 2480

		/* get the register value needed for MER */
2481
		status = read16(state, QAM_SL_ERR_POWER__A, &qamSlErrPower);
2482 2483
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2484

2485
		switch (state->param.u.qam.modulation) {
R
Ralph Metzler 已提交
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
		case QAM_16:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM16 << 2;
			break;
		case QAM_32:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM32 << 2;
			break;
		case QAM_64:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM64 << 2;
			break;
		case QAM_128:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM128 << 2;
			break;
		default:
		case QAM_256:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM256 << 2;
			break;
		}

		if (qamSlErrPower > 0) {
2505 2506
			qamSlMer = Log10Times100(qamSlSigPower) -
			    Log10Times100((u32) qamSlErrPower);
R
Ralph Metzler 已提交
2507 2508
		}
		*pSignalToNoise = qamSlMer;
2509
	} while (0);
R
Ralph Metzler 已提交
2510 2511 2512
	return status;
}

2513 2514
static int GetDVBTSignalToNoise(struct drxk_state *state,
				s32 *pSignalToNoise)
R
Ralph Metzler 已提交
2515 2516 2517
{
	int status = 0;

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
	u16 regData = 0;
	u32 EqRegTdSqrErrI = 0;
	u32 EqRegTdSqrErrQ = 0;
	u16 EqRegTdSqrErrExp = 0;
	u16 EqRegTdTpsPwrOfs = 0;
	u16 EqRegTdReqSmbCnt = 0;
	u32 tpsCnt = 0;
	u32 SqrErrIQ = 0;
	u32 a = 0;
	u32 b = 0;
	u32 c = 0;
	u32 iMER = 0;
R
Ralph Metzler 已提交
2530 2531
	u16 transmissionParams = 0;

2532
	dprintk(1, "\n");
R
Ralph Metzler 已提交
2533
	do {
2534
		status = read16(state, OFDM_EQ_TOP_TD_TPS_PWR_OFS__A, &EqRegTdTpsPwrOfs);
2535 2536
		if (status < 0)
			break;
2537
		status = read16(state, OFDM_EQ_TOP_TD_REQ_SMB_CNT__A, &EqRegTdReqSmbCnt);
2538 2539
		if (status < 0)
			break;
2540
		status = read16(state, OFDM_EQ_TOP_TD_SQR_ERR_EXP__A, &EqRegTdSqrErrExp);
2541 2542
		if (status < 0)
			break;
2543
		status = read16(state, OFDM_EQ_TOP_TD_SQR_ERR_I__A, &regData);
2544 2545
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2546
		/* Extend SQR_ERR_I operational range */
2547
		EqRegTdSqrErrI = (u32) regData;
R
Ralph Metzler 已提交
2548 2549 2550 2551
		if ((EqRegTdSqrErrExp > 11) &&
		    (EqRegTdSqrErrI < 0x00000FFFUL)) {
			EqRegTdSqrErrI += 0x00010000UL;
		}
2552
		status = read16(state, OFDM_EQ_TOP_TD_SQR_ERR_Q__A, &regData);
2553 2554
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2555
		/* Extend SQR_ERR_Q operational range */
2556
		EqRegTdSqrErrQ = (u32) regData;
R
Ralph Metzler 已提交
2557 2558 2559 2560
		if ((EqRegTdSqrErrExp > 11) &&
		    (EqRegTdSqrErrQ < 0x00000FFFUL))
			EqRegTdSqrErrQ += 0x00010000UL;

2561
		status = read16(state, OFDM_SC_RA_RAM_OP_PARAM__A, &transmissionParams);
2562 2563
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576

		/* Check input data for MER */

		/* MER calculation (in 0.1 dB) without math.h */
		if ((EqRegTdTpsPwrOfs == 0) || (EqRegTdReqSmbCnt == 0))
			iMER = 0;
		else if ((EqRegTdSqrErrI + EqRegTdSqrErrQ) == 0) {
			/* No error at all, this must be the HW reset value
			 * Apparently no first measurement yet
			 * Set MER to 0.0 */
			iMER = 0;
		} else {
			SqrErrIQ = (EqRegTdSqrErrI + EqRegTdSqrErrQ) <<
2577
			    EqRegTdSqrErrExp;
R
Ralph Metzler 已提交
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
			if ((transmissionParams &
			     OFDM_SC_RA_RAM_OP_PARAM_MODE__M)
			    == OFDM_SC_RA_RAM_OP_PARAM_MODE_2K)
				tpsCnt = 17;
			else
				tpsCnt = 68;

			/* IMER = 100 * log10 (x)
			   where x = (EqRegTdTpsPwrOfs^2 *
			   EqRegTdReqSmbCnt * tpsCnt)/SqrErrIQ

			   => IMER = a + b -c
			   where a = 100 * log10 (EqRegTdTpsPwrOfs^2)
			   b = 100 * log10 (EqRegTdReqSmbCnt * tpsCnt)
			   c = 100 * log10 (SqrErrIQ)
2593
			 */
R
Ralph Metzler 已提交
2594 2595

			/* log(x) x = 9bits * 9bits->18 bits  */
2596 2597
			a = Log10Times100(EqRegTdTpsPwrOfs *
					  EqRegTdTpsPwrOfs);
R
Ralph Metzler 已提交
2598
			/* log(x) x = 16bits * 7bits->23 bits  */
2599
			b = Log10Times100(EqRegTdReqSmbCnt * tpsCnt);
R
Ralph Metzler 已提交
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
			/* log(x) x = (16bits + 16bits) << 15 ->32 bits  */
			c = Log10Times100(SqrErrIQ);

			iMER = a + b;
			/* No negative MER, clip to zero */
			if (iMER > c)
				iMER -= c;
			else
				iMER = 0;
		}
		*pSignalToNoise = iMER;
2611
	} while (0);
R
Ralph Metzler 已提交
2612 2613 2614 2615 2616 2617

	return status;
}

static int GetSignalToNoise(struct drxk_state *state, s32 *pSignalToNoise)
{
2618 2619
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2620
	*pSignalToNoise = 0;
2621
	switch (state->m_OperationMode) {
R
Ralph Metzler 已提交
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
	case OM_DVBT:
		return GetDVBTSignalToNoise(state, pSignalToNoise);
	case OM_QAM_ITU_A:
	case OM_QAM_ITU_C:
		return GetQAMSignalToNoise(state, pSignalToNoise);
	default:
		break;
	}
	return 0;
}

#if 0
static int GetDVBTQuality(struct drxk_state *state, s32 *pQuality)
{
	/* SNR Values for quasi errorfree reception rom Nordig 2.2 */
	int status = 0;

2639 2640
	dprintk(1, "\n");

2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
	static s32 QE_SN[] = {
		51,		/* QPSK 1/2 */
		69,		/* QPSK 2/3 */
		79,		/* QPSK 3/4 */
		89,		/* QPSK 5/6 */
		97,		/* QPSK 7/8 */
		108,		/* 16-QAM 1/2 */
		131,		/* 16-QAM 2/3 */
		146,		/* 16-QAM 3/4 */
		156,		/* 16-QAM 5/6 */
		160,		/* 16-QAM 7/8 */
		165,		/* 64-QAM 1/2 */
		187,		/* 64-QAM 2/3 */
		202,		/* 64-QAM 3/4 */
		216,		/* 64-QAM 5/6 */
		225,		/* 64-QAM 7/8 */
	};
R
Ralph Metzler 已提交
2658 2659 2660 2661 2662 2663 2664 2665 2666 2667

	*pQuality = 0;

	do {
		s32 SignalToNoise = 0;
		u16 Constellation = 0;
		u16 CodeRate = 0;
		u32 SignalToNoiseRel;
		u32 BERQuality;

2668 2669 2670
		status = GetDVBTSignalToNoise(state, &SignalToNoise);
		if (status < 0)
			break;
2671
		status = read16(state, OFDM_EQ_TOP_TD_TPS_CONST__A, &Constellation);
2672 2673
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2674 2675
		Constellation &= OFDM_EQ_TOP_TD_TPS_CONST__M;

2676
		status = read16(state, OFDM_EQ_TOP_TD_TPS_CODE_HP__A, &CodeRate);
2677 2678
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2679 2680 2681 2682 2683 2684
		CodeRate &= OFDM_EQ_TOP_TD_TPS_CODE_HP__M;

		if (Constellation > OFDM_EQ_TOP_TD_TPS_CONST_64QAM ||
		    CodeRate > OFDM_EQ_TOP_TD_TPS_CODE_LP_7_8)
			break;
		SignalToNoiseRel = SignalToNoise -
2685
		    QE_SN[Constellation * 5 + CodeRate];
R
Ralph Metzler 已提交
2686 2687
		BERQuality = 100;

2688 2689
		if (SignalToNoiseRel < -70)
			*pQuality = 0;
R
Ralph Metzler 已提交
2690 2691 2692 2693 2694
		else if (SignalToNoiseRel < 30)
			*pQuality = ((SignalToNoiseRel + 70) *
				     BERQuality) / 100;
		else
			*pQuality = BERQuality;
2695
	} while (0);
R
Ralph Metzler 已提交
2696 2697 2698
	return 0;
};

2699
static int GetDVBCQuality(struct drxk_state *state, s32 *pQuality)
R
Ralph Metzler 已提交
2700 2701 2702 2703
{
	int status = 0;
	*pQuality = 0;

2704 2705
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2706 2707 2708 2709 2710
	do {
		u32 SignalToNoise = 0;
		u32 BERQuality = 100;
		u32 SignalToNoiseRel = 0;

2711 2712 2713
		status = GetQAMSignalToNoise(state, &SignalToNoise);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2714

2715
		switch (state->param.u.qam.modulation) {
R
Ralph Metzler 已提交
2716 2717 2718 2719 2720
		case QAM_16:
			SignalToNoiseRel = SignalToNoise - 200;
			break;
		case QAM_32:
			SignalToNoiseRel = SignalToNoise - 230;
2721
			break;	/* Not in NorDig */
R
Ralph Metzler 已提交
2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
		case QAM_64:
			SignalToNoiseRel = SignalToNoise - 260;
			break;
		case QAM_128:
			SignalToNoiseRel = SignalToNoise - 290;
			break;
		default:
		case QAM_256:
			SignalToNoiseRel = SignalToNoise - 320;
			break;
		}

		if (SignalToNoiseRel < -70)
			*pQuality = 0;
		else if (SignalToNoiseRel < 30)
			*pQuality = ((SignalToNoiseRel + 70) *
				     BERQuality) / 100;
		else
			*pQuality = BERQuality;
2741
	} while (0);
R
Ralph Metzler 已提交
2742 2743 2744 2745 2746 2747

	return status;
}

static int GetQuality(struct drxk_state *state, s32 *pQuality)
{
2748 2749
	dprintk(1, "\n");

2750 2751
	switch (state->m_OperationMode) {
	case OM_DVBT:
R
Ralph Metzler 已提交
2752
		return GetDVBTQuality(state, pQuality);
2753
	case OM_QAM_ITU_A:
R
Ralph Metzler 已提交
2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
		return GetDVBCQuality(state, pQuality);
	default:
		break;
	}

	return 0;
}
#endif

/* Free data ram in SIO HI */
#define SIO_HI_RA_RAM_USR_BEGIN__A 0x420040
#define SIO_HI_RA_RAM_USR_END__A   0x420060

#define DRXK_HI_ATOMIC_BUF_START (SIO_HI_RA_RAM_USR_BEGIN__A)
#define DRXK_HI_ATOMIC_BUF_END   (SIO_HI_RA_RAM_USR_BEGIN__A + 7)
#define DRXK_HI_ATOMIC_READ      SIO_HI_RA_RAM_PAR_3_ACP_RW_READ
#define DRXK_HI_ATOMIC_WRITE     SIO_HI_RA_RAM_PAR_3_ACP_RW_WRITE

#define DRXDAP_FASI_ADDR2BLOCK(addr)  (((addr) >> 22) & 0x3F)
#define DRXDAP_FASI_ADDR2BANK(addr)   (((addr) >> 16) & 0x3F)
#define DRXDAP_FASI_ADDR2OFFSET(addr) ((addr) & 0x7FFF)

static int ConfigureI2CBridge(struct drxk_state *state, bool bEnableBridge)
{
	int status;

2780 2781
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2782 2783 2784 2785 2786
	if (state->m_DrxkState == DRXK_UNINITIALIZED)
		return -1;
	if (state->m_DrxkState == DRXK_POWERED_DOWN)
		return -1;

2787 2788
	if (state->no_i2c_bridge)
		return 0;
R
Ralph Metzler 已提交
2789
	do {
2790
		status = write16(state, SIO_HI_RA_RAM_PAR_1__A, SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY);
2791 2792
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2793
		if (bEnableBridge) {
2794
			status = write16(state, SIO_HI_RA_RAM_PAR_2__A, SIO_HI_RA_RAM_PAR_2_BRD_CFG_CLOSED);
2795 2796
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2797
		} else {
2798
			status = write16(state, SIO_HI_RA_RAM_PAR_2__A, SIO_HI_RA_RAM_PAR_2_BRD_CFG_OPEN);
2799 2800
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2801 2802
		}

2803 2804 2805
		status = HI_Command(state, SIO_HI_RA_RAM_CMD_BRDCTRL, 0);
		if (status < 0)
			break;
2806
	} while (0);
R
Ralph Metzler 已提交
2807 2808 2809
	return status;
}

2810 2811
static int SetPreSaw(struct drxk_state *state,
		     struct SCfgPreSaw *pPreSawCfg)
R
Ralph Metzler 已提交
2812 2813 2814
{
	int status;

2815 2816
	dprintk(1, "\n");

2817 2818
	if ((pPreSawCfg == NULL)
	    || (pPreSawCfg->reference > IQM_AF_PDREF__M))
R
Ralph Metzler 已提交
2819 2820
		return -1;

2821
	status = write16(state, IQM_AF_PDREF__A, pPreSawCfg->reference);
R
Ralph Metzler 已提交
2822 2823 2824 2825
	return status;
}

static int BLDirectCmd(struct drxk_state *state, u32 targetAddr,
2826
		       u16 romOffset, u16 nrOfElements, u32 timeOut)
R
Ralph Metzler 已提交
2827
{
2828 2829 2830 2831
	u16 blStatus = 0;
	u16 offset = (u16) ((targetAddr >> 0) & 0x00FFFF);
	u16 blockbank = (u16) ((targetAddr >> 16) & 0x000FFF);
	int status;
R
Ralph Metzler 已提交
2832 2833
	unsigned long end;

2834 2835
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2836 2837
	mutex_lock(&state->mutex);
	do {
2838
		status = write16(state, SIO_BL_MODE__A, SIO_BL_MODE_DIRECT);
2839 2840
		if (status < 0)
			break;
2841
		status = write16(state, SIO_BL_TGT_HDR__A, blockbank);
2842 2843
		if (status < 0)
			break;
2844
		status = write16(state, SIO_BL_TGT_ADDR__A, offset);
2845 2846
		if (status < 0)
			break;
2847
		status = write16(state, SIO_BL_SRC_ADDR__A, romOffset);
2848 2849
		if (status < 0)
			break;
2850
		status = write16(state, SIO_BL_SRC_LEN__A, nrOfElements);
2851 2852
		if (status < 0)
			break;
2853
		status = write16(state, SIO_BL_ENABLE__A, SIO_BL_ENABLE_ON);
2854 2855
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2856

2857
		end = jiffies + msecs_to_jiffies(timeOut);
R
Ralph Metzler 已提交
2858
		do {
2859
			status = read16(state, SIO_BL_STATUS__A, &blStatus);
2860 2861
			if (status < 0)
				break;
2862
		} while ((blStatus == 0x1) && time_is_after_jiffies(end));
R
Ralph Metzler 已提交
2863
		if (blStatus == 0x1) {
2864
			printk(KERN_ERR "drxk: SIO not ready\n");
R
Ralph Metzler 已提交
2865 2866 2867
			mutex_unlock(&state->mutex);
			return -1;
		}
2868
	} while (0);
R
Ralph Metzler 已提交
2869 2870 2871 2872 2873
	mutex_unlock(&state->mutex);
	return status;

}

2874
static int ADCSyncMeasurement(struct drxk_state *state, u16 *count)
R
Ralph Metzler 已提交
2875 2876 2877 2878
{
	u16 data = 0;
	int status;

2879 2880
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2881 2882
	do {
		/* Start measurement */
2883
		status = write16(state, IQM_AF_COMM_EXEC__A, IQM_AF_COMM_EXEC_ACTIVE);
2884 2885
		if (status < 0)
			break;
2886
		status = write16(state, IQM_AF_START_LOCK__A, 1);
2887 2888
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2889 2890

		*count = 0;
2891
		status = read16(state, IQM_AF_PHASE0__A, &data);
2892 2893
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2894
		if (data == 127)
2895
			*count = *count + 1;
2896
		status = read16(state, IQM_AF_PHASE1__A, &data);
2897 2898
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2899
		if (data == 127)
2900
			*count = *count + 1;
2901
		status = read16(state, IQM_AF_PHASE2__A, &data);
2902 2903
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2904
		if (data == 127)
2905 2906
			*count = *count + 1;
	} while (0);
R
Ralph Metzler 已提交
2907 2908 2909 2910 2911 2912 2913 2914
	return status;
}

static int ADCSynchronization(struct drxk_state *state)
{
	u16 count = 0;
	int status;

2915 2916
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2917
	do {
2918 2919 2920
		status = ADCSyncMeasurement(state, &count);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2921

2922
		if (count == 1) {
R
Ralph Metzler 已提交
2923 2924 2925
			/* Try sampling on a diffrent edge */
			u16 clkNeg = 0;

2926
			status = read16(state, IQM_AF_CLKNEG__A, &clkNeg);
2927 2928
			if (status < 0)
				break;
2929
			if ((clkNeg | IQM_AF_CLKNEG_CLKNEGDATA__M) ==
R
Ralph Metzler 已提交
2930 2931 2932
			    IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS) {
				clkNeg &= (~(IQM_AF_CLKNEG_CLKNEGDATA__M));
				clkNeg |=
2933
				    IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_NEG;
R
Ralph Metzler 已提交
2934 2935 2936
			} else {
				clkNeg &= (~(IQM_AF_CLKNEG_CLKNEGDATA__M));
				clkNeg |=
2937
				    IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS;
R
Ralph Metzler 已提交
2938
			}
2939
			status = write16(state, IQM_AF_CLKNEG__A, clkNeg);
2940 2941 2942 2943 2944
			if (status < 0)
				break;
			status = ADCSyncMeasurement(state, &count);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2945 2946 2947 2948 2949 2950 2951 2952 2953 2954
		}

		if (count < 2)
			status = -1;
	} while (0);
	return status;
}

static int SetFrequencyShifter(struct drxk_state *state,
			       u16 intermediateFreqkHz,
2955
			       s32 tunerFreqOffset, bool isDTV)
R
Ralph Metzler 已提交
2956 2957
{
	bool selectPosImage = false;
2958
	u32 rfFreqResidual = tunerFreqOffset;
R
Ralph Metzler 已提交
2959 2960 2961 2962 2963 2964
	u32 fmFrequencyShift = 0;
	bool tunerMirror = !state->m_bMirrorFreqSpect;
	u32 adcFreq;
	bool adcFlip;
	int status;
	u32 ifFreqActual;
2965
	u32 samplingFrequency = (u32) (state->m_sysClockFreq / 3);
R
Ralph Metzler 已提交
2966 2967 2968
	u32 frequencyShift;
	bool imageToSelect;

2969 2970
	dprintk(1, "\n");

R
Ralph Metzler 已提交
2971
	/*
2972 2973 2974
	   Program frequency shifter
	   No need to account for mirroring on RF
	 */
R
Ralph Metzler 已提交
2975 2976 2977 2978
	if (isDTV) {
		if ((state->m_OperationMode == OM_QAM_ITU_A) ||
		    (state->m_OperationMode == OM_QAM_ITU_C) ||
		    (state->m_OperationMode == OM_DVBT))
2979 2980 2981
			selectPosImage = true;
		else
			selectPosImage = false;
R
Ralph Metzler 已提交
2982 2983 2984 2985
	}
	if (tunerMirror)
		/* tuner doesn't mirror */
		ifFreqActual = intermediateFreqkHz +
2986
		    rfFreqResidual + fmFrequencyShift;
R
Ralph Metzler 已提交
2987 2988 2989
	else
		/* tuner mirrors */
		ifFreqActual = intermediateFreqkHz -
2990
		    rfFreqResidual - fmFrequencyShift;
R
Ralph Metzler 已提交
2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
	if (ifFreqActual > samplingFrequency / 2) {
		/* adc mirrors */
		adcFreq = samplingFrequency - ifFreqActual;
		adcFlip = true;
	} else {
		/* adc doesn't mirror */
		adcFreq = ifFreqActual;
		adcFlip = false;
	}

	frequencyShift = adcFreq;
	imageToSelect = state->m_rfmirror ^ tunerMirror ^
3003 3004 3005
	    adcFlip ^ selectPosImage;
	state->m_IqmFsRateOfs =
	    Frac28a((frequencyShift), samplingFrequency);
R
Ralph Metzler 已提交
3006 3007 3008 3009 3010 3011

	if (imageToSelect)
		state->m_IqmFsRateOfs = ~state->m_IqmFsRateOfs + 1;

	/* Program frequency shifter with tuner offset compensation */
	/* frequencyShift += tunerFreqOffset; TODO */
3012 3013
	status = write32(state, IQM_FS_RATE_OFS_LO__A,
			 state->m_IqmFsRateOfs);
R
Ralph Metzler 已提交
3014 3015 3016 3017 3018
	return status;
}

static int InitAGC(struct drxk_state *state, bool isDTV)
{
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
	u16 ingainTgt = 0;
	u16 ingainTgtMin = 0;
	u16 ingainTgtMax = 0;
	u16 clpCyclen = 0;
	u16 clpSumMin = 0;
	u16 clpDirTo = 0;
	u16 snsSumMin = 0;
	u16 snsSumMax = 0;
	u16 clpSumMax = 0;
	u16 snsDirTo = 0;
	u16 kiInnergainMin = 0;
	u16 ifIaccuHiTgt = 0;
R
Ralph Metzler 已提交
3031 3032
	u16 ifIaccuHiTgtMin = 0;
	u16 ifIaccuHiTgtMax = 0;
3033 3034 3035
	u16 data = 0;
	u16 fastClpCtrlDelay = 0;
	u16 clpCtrlMode = 0;
R
Ralph Metzler 已提交
3036 3037
	int status = 0;

3038 3039
	dprintk(1, "\n");

R
Ralph Metzler 已提交
3040 3041
	do {
		/* Common settings */
3042
		snsSumMax = 1023;
R
Ralph Metzler 已提交
3043
		ifIaccuHiTgtMin = 2047;
3044 3045
		clpCyclen = 500;
		clpSumMax = 1023;
R
Ralph Metzler 已提交
3046 3047 3048

		if (IsQAM(state)) {
			/* Standard specific settings */
3049 3050 3051 3052 3053 3054
			clpSumMin = 8;
			clpDirTo = (u16) -9;
			clpCtrlMode = 0;
			snsSumMin = 8;
			snsDirTo = (u16) -9;
			kiInnergainMin = (u16) -1030;
R
Ralph Metzler 已提交
3055 3056
		} else
			status = -1;
3057 3058 3059
		status = (status);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3060
		if (IsQAM(state)) {
3061 3062 3063 3064 3065
			ifIaccuHiTgtMax = 0x2380;
			ifIaccuHiTgt = 0x2380;
			ingainTgtMin = 0x0511;
			ingainTgt = 0x0511;
			ingainTgtMax = 5119;
R
Ralph Metzler 已提交
3066
			fastClpCtrlDelay =
3067
			    state->m_qamIfAgcCfg.FastClipCtrlDelay;
R
Ralph Metzler 已提交
3068
		} else {
3069 3070 3071 3072 3073
			ifIaccuHiTgtMax = 0x1200;
			ifIaccuHiTgt = 0x1200;
			ingainTgtMin = 13424;
			ingainTgt = 13424;
			ingainTgtMax = 30000;
R
Ralph Metzler 已提交
3074
			fastClpCtrlDelay =
3075
			    state->m_dvbtIfAgcCfg.FastClipCtrlDelay;
R
Ralph Metzler 已提交
3076
		}
3077
		status = write16(state, SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A, fastClpCtrlDelay);
3078 3079 3080
		if (status < 0)
			break;

3081
		status = write16(state, SCU_RAM_AGC_CLP_CTRL_MODE__A, clpCtrlMode);
3082 3083
		if (status < 0)
			break;
3084
		status = write16(state, SCU_RAM_AGC_INGAIN_TGT__A, ingainTgt);
3085 3086
		if (status < 0)
			break;
3087
		status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A, ingainTgtMin);
3088 3089
		if (status < 0)
			break;
3090
		status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MAX__A, ingainTgtMax);
3091 3092
		if (status < 0)
			break;
3093
		status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__A, ifIaccuHiTgtMin);
3094 3095
		if (status < 0)
			break;
3096
		status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A, ifIaccuHiTgtMax);
3097 3098
		if (status < 0)
			break;
3099
		status = write16(state, SCU_RAM_AGC_IF_IACCU_HI__A, 0);
3100 3101
		if (status < 0)
			break;
3102
		status = write16(state, SCU_RAM_AGC_IF_IACCU_LO__A, 0);
3103 3104
		if (status < 0)
			break;
3105
		status = write16(state, SCU_RAM_AGC_RF_IACCU_HI__A, 0);
3106 3107
		if (status < 0)
			break;
3108
		status = write16(state, SCU_RAM_AGC_RF_IACCU_LO__A, 0);
3109 3110
		if (status < 0)
			break;
3111
		status = write16(state, SCU_RAM_AGC_CLP_SUM_MAX__A, clpSumMax);
3112 3113
		if (status < 0)
			break;
3114
		status = write16(state, SCU_RAM_AGC_SNS_SUM_MAX__A, snsSumMax);
3115 3116 3117
		if (status < 0)
			break;

3118
		status = write16(state, SCU_RAM_AGC_KI_INNERGAIN_MIN__A, kiInnergainMin);
3119 3120
		if (status < 0)
			break;
3121
		status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT__A, ifIaccuHiTgt);
3122 3123
		if (status < 0)
			break;
3124
		status = write16(state, SCU_RAM_AGC_CLP_CYCLEN__A, clpCyclen);
3125 3126 3127
		if (status < 0)
			break;

3128
		status = write16(state, SCU_RAM_AGC_RF_SNS_DEV_MAX__A, 1023);
3129 3130
		if (status < 0)
			break;
3131
		status = write16(state, SCU_RAM_AGC_RF_SNS_DEV_MIN__A, (u16) -1023);
3132 3133
		if (status < 0)
			break;
3134
		status = write16(state, SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__A, 50);
3135 3136 3137
		if (status < 0)
			break;

3138
		status = write16(state, SCU_RAM_AGC_KI_MAXMINGAIN_TH__A, 20);
3139 3140
		if (status < 0)
			break;
3141
		status = write16(state, SCU_RAM_AGC_CLP_SUM_MIN__A, clpSumMin);
3142 3143
		if (status < 0)
			break;
3144
		status = write16(state, SCU_RAM_AGC_SNS_SUM_MIN__A, snsSumMin);
3145 3146
		if (status < 0)
			break;
3147
		status = write16(state, SCU_RAM_AGC_CLP_DIR_TO__A, clpDirTo);
3148 3149
		if (status < 0)
			break;
3150
		status = write16(state, SCU_RAM_AGC_SNS_DIR_TO__A, snsDirTo);
3151 3152
		if (status < 0)
			break;
3153
		status = write16(state, SCU_RAM_AGC_KI_MINGAIN__A, 0x7fff);
3154 3155
		if (status < 0)
			break;
3156
		status = write16(state, SCU_RAM_AGC_KI_MAXGAIN__A, 0x0);
3157 3158
		if (status < 0)
			break;
3159
		status = write16(state, SCU_RAM_AGC_KI_MIN__A, 0x0117);
3160 3161
		if (status < 0)
			break;
3162
		status = write16(state, SCU_RAM_AGC_KI_MAX__A, 0x0657);
3163 3164
		if (status < 0)
			break;
3165
		status = write16(state, SCU_RAM_AGC_CLP_SUM__A, 0);
3166 3167
		if (status < 0)
			break;
3168
		status = write16(state, SCU_RAM_AGC_CLP_CYCCNT__A, 0);
3169 3170
		if (status < 0)
			break;
3171
		status = write16(state, SCU_RAM_AGC_CLP_DIR_WD__A, 0);
3172 3173
		if (status < 0)
			break;
3174
		status = write16(state, SCU_RAM_AGC_CLP_DIR_STP__A, 1);
3175 3176
		if (status < 0)
			break;
3177
		status = write16(state, SCU_RAM_AGC_SNS_SUM__A, 0);
3178 3179
		if (status < 0)
			break;
3180
		status = write16(state, SCU_RAM_AGC_SNS_CYCCNT__A, 0);
3181 3182
		if (status < 0)
			break;
3183
		status = write16(state, SCU_RAM_AGC_SNS_DIR_WD__A, 0);
3184 3185
		if (status < 0)
			break;
3186
		status = write16(state, SCU_RAM_AGC_SNS_DIR_STP__A, 1);
3187 3188
		if (status < 0)
			break;
3189
		status = write16(state, SCU_RAM_AGC_SNS_CYCLEN__A, 500);
3190 3191
		if (status < 0)
			break;
3192
		status = write16(state, SCU_RAM_AGC_KI_CYCLEN__A, 500);
3193 3194
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3195 3196

		/* Initialize inner-loop KI gain factors */
3197
		status = read16(state, SCU_RAM_AGC_KI__A, &data);
3198 3199
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3200 3201 3202 3203 3204 3205 3206
		if (IsQAM(state)) {
			data = 0x0657;
			data &= ~SCU_RAM_AGC_KI_RF__M;
			data |= (DRXK_KI_RAGC_QAM << SCU_RAM_AGC_KI_RF__B);
			data &= ~SCU_RAM_AGC_KI_IF__M;
			data |= (DRXK_KI_IAGC_QAM << SCU_RAM_AGC_KI_IF__B);
		}
3207
		status = write16(state, SCU_RAM_AGC_KI__A, data);
3208 3209
		if (status < 0)
			break;
3210
	} while (0);
R
Ralph Metzler 已提交
3211 3212 3213
	return status;
}

3214
static int DVBTQAMGetAccPktErr(struct drxk_state *state, u16 *packetErr)
R
Ralph Metzler 已提交
3215 3216 3217
{
	int status;

3218
	dprintk(1, "\n");
R
Ralph Metzler 已提交
3219 3220
	do {
		if (packetErr == NULL) {
3221
			status = write16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, 0);
3222 3223
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3224
		} else {
3225
			status = read16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, packetErr);
3226 3227
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3228 3229 3230 3231 3232 3233 3234 3235 3236 3237
		}
	} while (0);
	return status;
}

static int DVBTScCommand(struct drxk_state *state,
			 u16 cmd, u16 subcmd,
			 u16 param0, u16 param1, u16 param2,
			 u16 param3, u16 param4)
{
3238 3239
	u16 curCmd = 0;
	u16 errCode = 0;
R
Ralph Metzler 已提交
3240
	u16 retryCnt = 0;
3241 3242
	u16 scExec = 0;
	int status;
R
Ralph Metzler 已提交
3243

3244
	dprintk(1, "\n");
3245
	status = read16(state, OFDM_SC_COMM_EXEC__A, &scExec);
R
Ralph Metzler 已提交
3246 3247 3248 3249 3250 3251
	if (scExec != 1) {
		/* SC is not running */
		return -1;
	}

	/* Wait until sc is ready to receive command */
3252
	retryCnt = 0;
R
Ralph Metzler 已提交
3253 3254
	do {
		msleep(1);
3255
		status = read16(state, OFDM_SC_RA_RAM_CMD__A, &curCmd);
R
Ralph Metzler 已提交
3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
		retryCnt++;
	} while ((curCmd != 0) && (retryCnt < DRXK_MAX_RETRIES));
	if (retryCnt >= DRXK_MAX_RETRIES)
		return -1;
	/* Write sub-command */
	switch (cmd) {
		/* All commands using sub-cmd */
	case OFDM_SC_RA_RAM_CMD_PROC_START:
	case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
	case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
3266
		status =
3267
		    write16(state, OFDM_SC_RA_RAM_CMD_ADDR__A, subcmd);
R
Ralph Metzler 已提交
3268 3269 3270 3271
		break;
	default:
		/* Do nothing */
		break;
3272
	}			/* switch (cmd->cmd) */
R
Ralph Metzler 已提交
3273 3274 3275 3276 3277 3278 3279 3280 3281 3282

	/* Write needed parameters and the command */
	switch (cmd) {
		/* All commands using 5 parameters */
		/* All commands using 4 parameters */
		/* All commands using 3 parameters */
		/* All commands using 2 parameters */
	case OFDM_SC_RA_RAM_CMD_PROC_START:
	case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
	case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
3283
		status =
3284
		    write16(state, OFDM_SC_RA_RAM_PARAM1__A, param1);
R
Ralph Metzler 已提交
3285 3286 3287
		/* All commands using 1 parameters */
	case OFDM_SC_RA_RAM_CMD_SET_ECHO_TIMING:
	case OFDM_SC_RA_RAM_CMD_USER_IO:
3288
		status =
3289
		    write16(state, OFDM_SC_RA_RAM_PARAM0__A, param0);
R
Ralph Metzler 已提交
3290 3291 3292 3293
		/* All commands using 0 parameters */
	case OFDM_SC_RA_RAM_CMD_GET_OP_PARAM:
	case OFDM_SC_RA_RAM_CMD_NULL:
		/* Write command */
3294
		status = write16(state, OFDM_SC_RA_RAM_CMD__A, cmd);
R
Ralph Metzler 已提交
3295 3296 3297 3298
		break;
	default:
		/* Unknown command */
		return -EINVAL;
3299
	}			/* switch (cmd->cmd) */
R
Ralph Metzler 已提交
3300 3301 3302

	/* Wait until sc is ready processing command */
	retryCnt = 0;
3303
	do {
R
Ralph Metzler 已提交
3304
		msleep(1);
3305
		status = read16(state, OFDM_SC_RA_RAM_CMD__A, &curCmd);
R
Ralph Metzler 已提交
3306
		retryCnt++;
3307
	} while ((curCmd != 0) && (retryCnt < DRXK_MAX_RETRIES));
R
Ralph Metzler 已提交
3308 3309 3310 3311
	if (retryCnt >= DRXK_MAX_RETRIES)
		return -1;

	/* Check for illegal cmd */
3312
	status = read16(state, OFDM_SC_RA_RAM_CMD_ADDR__A, &errCode);
3313
	if (errCode == 0xFFFF) {
R
Ralph Metzler 已提交
3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
		/* illegal command */
		return -EINVAL;
	}

	/* Retreive results parameters from SC */
	switch (cmd) {
		/* All commands yielding 5 results */
		/* All commands yielding 4 results */
		/* All commands yielding 3 results */
		/* All commands yielding 2 results */
		/* All commands yielding 1 result */
	case OFDM_SC_RA_RAM_CMD_USER_IO:
	case OFDM_SC_RA_RAM_CMD_GET_OP_PARAM:
3327
		status =
3328
		    read16(state, OFDM_SC_RA_RAM_PARAM0__A, &(param0));
R
Ralph Metzler 已提交
3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
		/* All commands yielding 0 results */
	case OFDM_SC_RA_RAM_CMD_SET_ECHO_TIMING:
	case OFDM_SC_RA_RAM_CMD_SET_TIMER:
	case OFDM_SC_RA_RAM_CMD_PROC_START:
	case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
	case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
	case OFDM_SC_RA_RAM_CMD_NULL:
		break;
	default:
		/* Unknown command */
		return -EINVAL;
		break;
3341
	}			/* switch (cmd->cmd) */
R
Ralph Metzler 已提交
3342 3343 3344
	return status;
}

3345
static int PowerUpDVBT(struct drxk_state *state)
R
Ralph Metzler 已提交
3346
{
3347
	enum DRXPowerMode powerMode = DRX_POWER_UP;
R
Ralph Metzler 已提交
3348 3349
	int status;

3350
	dprintk(1, "\n");
R
Ralph Metzler 已提交
3351
	do {
3352 3353 3354
		status = CtrlPowerMode(state, &powerMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3355 3356 3357 3358
	} while (0);
	return status;
}

3359
static int DVBTCtrlSetIncEnable(struct drxk_state *state, bool *enabled)
R
Ralph Metzler 已提交
3360
{
3361 3362
	int status;

3363
	dprintk(1, "\n");
3364
	if (*enabled == true)
3365
		status = write16(state, IQM_CF_BYPASSDET__A, 0);
3366
	else
3367
		status = write16(state, IQM_CF_BYPASSDET__A, 1);
3368 3369

	return status;
R
Ralph Metzler 已提交
3370
}
3371 3372 3373

#define DEFAULT_FR_THRES_8K     4000
static int DVBTCtrlSetFrEnable(struct drxk_state *state, bool *enabled)
R
Ralph Metzler 已提交
3374 3375
{

3376 3377
	int status;

3378
	dprintk(1, "\n");
3379 3380
	if (*enabled == true) {
		/* write mask to 1 */
3381
		status = write16(state, OFDM_SC_RA_RAM_FR_THRES_8K__A,
3382 3383 3384
				   DEFAULT_FR_THRES_8K);
	} else {
		/* write mask to 0 */
3385
		status = write16(state, OFDM_SC_RA_RAM_FR_THRES_8K__A, 0);
3386 3387 3388
	}

	return status;
R
Ralph Metzler 已提交
3389 3390
}

3391 3392
static int DVBTCtrlSetEchoThreshold(struct drxk_state *state,
				    struct DRXKCfgDvbtEchoThres_t *echoThres)
R
Ralph Metzler 已提交
3393
{
3394
	u16 data = 0;
R
Ralph Metzler 已提交
3395 3396
	int status;

3397
	dprintk(1, "\n");
R
Ralph Metzler 已提交
3398
	do {
3399
		status = read16(state, OFDM_SC_RA_RAM_ECHO_THRES__A, &data);
3400 3401
		if (status < 0)
			break;
3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422

		switch (echoThres->fftMode) {
		case DRX_FFTMODE_2K:
			data &= ~OFDM_SC_RA_RAM_ECHO_THRES_2K__M;
			data |=
			    ((echoThres->threshold <<
			      OFDM_SC_RA_RAM_ECHO_THRES_2K__B)
			     & (OFDM_SC_RA_RAM_ECHO_THRES_2K__M));
			break;
		case DRX_FFTMODE_8K:
			data &= ~OFDM_SC_RA_RAM_ECHO_THRES_8K__M;
			data |=
			    ((echoThres->threshold <<
			      OFDM_SC_RA_RAM_ECHO_THRES_8K__B)
			     & (OFDM_SC_RA_RAM_ECHO_THRES_8K__M));
			break;
		default:
			return -1;
			break;
		}

3423
		status = write16(state, OFDM_SC_RA_RAM_ECHO_THRES__A, data);
3424 3425
		if (status < 0)
			break;
3426 3427 3428
	} while (0);

	return status;
R
Ralph Metzler 已提交
3429 3430 3431
}

static int DVBTCtrlSetSqiSpeed(struct drxk_state *state,
3432
			       enum DRXKCfgDvbtSqiSpeed *speed)
R
Ralph Metzler 已提交
3433 3434 3435
{
	int status;

3436 3437
	dprintk(1, "\n");

R
Ralph Metzler 已提交
3438 3439 3440 3441 3442 3443 3444 3445
	switch (*speed) {
	case DRXK_DVBT_SQI_SPEED_FAST:
	case DRXK_DVBT_SQI_SPEED_MEDIUM:
	case DRXK_DVBT_SQI_SPEED_SLOW:
		break;
	default:
		return -EINVAL;
	}
3446
	status = write16(state, SCU_RAM_FEC_PRE_RS_BER_FILTER_SH__A,
3447
			   (u16) *speed);
R
Ralph Metzler 已提交
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
	return status;
}

/*============================================================================*/

/**
* \brief Activate DVBT specific presets
* \param demod instance of demodulator.
* \return DRXStatus_t.
*
* Called in DVBTSetStandard
*
*/
3461
static int DVBTActivatePresets(struct drxk_state *state)
R
Ralph Metzler 已提交
3462
{
3463 3464 3465 3466 3467
	int status;

	struct DRXKCfgDvbtEchoThres_t echoThres2k = { 0, DRX_FFTMODE_2K };
	struct DRXKCfgDvbtEchoThres_t echoThres8k = { 0, DRX_FFTMODE_8K };

3468
	dprintk(1, "\n");
3469 3470 3471
	do {
		bool setincenable = false;
		bool setfrenable = true;
3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483
		status = DVBTCtrlSetIncEnable(state, &setincenable);
		if (status < 0)
			break;
		status = DVBTCtrlSetFrEnable(state, &setfrenable);
		if (status < 0)
			break;
		status = DVBTCtrlSetEchoThreshold(state, &echoThres2k);
		if (status < 0)
			break;
		status = DVBTCtrlSetEchoThreshold(state, &echoThres8k);
		if (status < 0)
			break;
3484
		status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MAX__A, state->m_dvbtIfAgcCfg.IngainTgtMax);
3485 3486
		if (status < 0)
			break;
3487 3488 3489
	} while (0);

	return status;
R
Ralph Metzler 已提交
3490
}
3491

R
Ralph Metzler 已提交
3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
/*============================================================================*/

/**
* \brief Initialize channelswitch-independent settings for DVBT.
* \param demod instance of demodulator.
* \return DRXStatus_t.
*
* For ROM code channel filter taps are loaded from the bootloader. For microcode
* the DVB-T taps from the drxk_filters.h are used.
*/
3502 3503
static int SetDVBTStandard(struct drxk_state *state,
			   enum OperationMode oMode)
R
Ralph Metzler 已提交
3504
{
3505 3506 3507
	u16 cmdResult = 0;
	u16 data = 0;
	int status;
R
Ralph Metzler 已提交
3508

3509
	dprintk(1, "\n");
R
Ralph Metzler 已提交
3510

3511
	PowerUpDVBT(state);
R
Ralph Metzler 已提交
3512 3513 3514 3515
	do {
		/* added antenna switch */
		SwitchAntennaToDVBT(state);
		/* send OFDM reset command */
3516 3517 3518
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_RESET, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3519 3520

		/* send OFDM setenv command */
3521 3522 3523
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_SET_ENV, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3524 3525

		/* reset datapath for OFDM, processors first */
3526
		status = write16(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
3527 3528
		if (status < 0)
			break;
3529
		status = write16(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
3530 3531
		if (status < 0)
			break;
3532
		status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
3533 3534
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3535 3536 3537

		/* IQM setup */
		/* synchronize on ofdstate->m_festart */
3538
		status = write16(state, IQM_AF_UPD_SEL__A, 1);
3539 3540
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3541
		/* window size for clipping ADC detection */
3542
		status = write16(state, IQM_AF_CLP_LEN__A, 0);
3543 3544
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3545
		/* window size for for sense pre-SAW detection */
3546
		status = write16(state, IQM_AF_SNS_LEN__A, 0);
3547 3548
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3549
		/* sense threshold for sense pre-SAW detection */
3550
		status = write16(state, IQM_AF_AMUX__A, IQM_AF_AMUX_SIGNAL2ADC);
3551 3552 3553 3554 3555
		if (status < 0)
			break;
		status = SetIqmAf(state, true);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3556

3557
		status = write16(state, IQM_AF_AGC_RF__A, 0);
3558 3559
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3560 3561

		/* Impulse noise cruncher setup */
3562
		status = write16(state, IQM_AF_INC_LCT__A, 0);	/* crunch in IQM_CF */
3563 3564
		if (status < 0)
			break;
3565
		status = write16(state, IQM_CF_DET_LCT__A, 0);	/* detect in IQM_CF */
3566 3567
		if (status < 0)
			break;
3568
		status = write16(state, IQM_CF_WND_LEN__A, 3);	/* peak detector window length */
3569 3570
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3571

3572
		status = write16(state, IQM_RC_STRETCH__A, 16);
3573 3574
		if (status < 0)
			break;
3575
		status = write16(state, IQM_CF_OUT_ENA__A, 0x4);	/* enable output 2 */
3576 3577
		if (status < 0)
			break;
3578
		status = write16(state, IQM_CF_DS_ENA__A, 0x4);	/* decimate output 2 */
3579 3580
		if (status < 0)
			break;
3581
		status = write16(state, IQM_CF_SCALE__A, 1600);
3582 3583
		if (status < 0)
			break;
3584
		status = write16(state, IQM_CF_SCALE_SH__A, 0);
3585 3586
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3587 3588

		/* virtual clipping threshold for clipping ADC detection */
3589
		status = write16(state, IQM_AF_CLP_TH__A, 448);
3590 3591
		if (status < 0)
			break;
3592
		status = write16(state, IQM_CF_DATATH__A, 495);	/* crunching threshold */
3593 3594
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3595

3596 3597 3598
		status = BLChainCmd(state, DRXK_BL_ROM_OFFSET_TAPS_DVBT, DRXK_BLCC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3599

3600
		status = write16(state, IQM_CF_PKDTH__A, 2);	/* peak detector threshold */
3601 3602
		if (status < 0)
			break;
3603
		status = write16(state, IQM_CF_POW_MEAS_LEN__A, 2);
3604 3605
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3606
		/* enable power measurement interrupt */
3607
		status = write16(state, IQM_CF_COMM_INT_MSK__A, 1);
3608 3609
		if (status < 0)
			break;
3610
		status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_ACTIVE);
3611 3612
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3613 3614

		/* IQM will not be reset from here, sync ADC and update/init AGC */
3615 3616 3617 3618 3619 3620
		status = ADCSynchronization(state);
		if (status < 0)
			break;
		status = SetPreSaw(state, &state->m_dvbtPreSawCfg);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3621 3622

		/* Halt SCU to enable safe non-atomic accesses */
3623
		status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
3624 3625
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3626

3627 3628 3629 3630 3631 3632
		status = SetAgcRf(state, &state->m_dvbtRfAgcCfg, true);
		if (status < 0)
			break;
		status = SetAgcIf(state, &state->m_dvbtIfAgcCfg, true);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3633 3634

		/* Set Noise Estimation notch width and enable DC fix */
3635
		status = read16(state, OFDM_SC_RA_RAM_CONFIG__A, &data);
3636 3637
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3638
		data |= OFDM_SC_RA_RAM_CONFIG_NE_FIX_ENABLE__M;
3639
		status = write16(state, OFDM_SC_RA_RAM_CONFIG__A, data);
3640 3641
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3642 3643

		/* Activate SCU to enable SCU commands */
3644
		status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
3645 3646
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3647

3648
		if (!state->m_DRXK_A3_ROM_CODE) {
R
Ralph Metzler 已提交
3649
			/* AGCInit() is not done for DVBT, so set agcFastClipCtrlDelay  */
3650
			status = write16(state, SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A, state->m_dvbtIfAgcCfg.FastClipCtrlDelay);
3651 3652
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3653 3654 3655 3656
		}

		/* OFDM_SC setup */
#ifdef COMPILE_FOR_NONRT
3657
		status = write16(state, OFDM_SC_RA_RAM_BE_OPT_DELAY__A, 1);
3658 3659
		if (status < 0)
			break;
3660
		status = write16(state, OFDM_SC_RA_RAM_BE_OPT_INIT_DELAY__A, 2);
3661 3662
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3663 3664 3665
#endif

		/* FEC setup */
3666
		status = write16(state, FEC_DI_INPUT_CTL__A, 1);	/* OFDM input */
3667 3668
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3669 3670 3671


#ifdef COMPILE_FOR_NONRT
3672
		status = write16(state, FEC_RS_MEASUREMENT_PERIOD__A, 0x400);
3673 3674
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3675
#else
3676
		status = write16(state, FEC_RS_MEASUREMENT_PERIOD__A, 0x1000);
3677 3678
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3679
#endif
3680
		status = write16(state, FEC_RS_MEASUREMENT_PRESCALE__A, 0x0001);
3681 3682
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3683 3684

		/* Setup MPEG bus */
3685 3686 3687
		status = MPEGTSDtoSetup(state, OM_DVBT);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3688
		/* Set DVBT Presets */
3689 3690 3691
		status = DVBTActivatePresets(state);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3692 3693 3694

	} while (0);

3695
	if (status < 0)
3696
		printk(KERN_ERR "drxk: %s status - %08x\n", __func__, status);
R
Ralph Metzler 已提交
3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708

	return status;
}

/*============================================================================*/
/**
* \brief Start dvbt demodulating for channel.
* \param demod instance of demodulator.
* \return DRXStatus_t.
*/
static int DVBTStart(struct drxk_state *state)
{
3709 3710 3711 3712
	u16 param1;
	int status;
	/* DRXKOfdmScCmd_t scCmd; */

3713
	dprintk(1, "\n");
3714 3715 3716 3717
	/* Start correct processes to get in lock */
	/* DRXK: OFDM_SC_RA_RAM_PROC_LOCKTRACK is no longer in mapfile! */
	do {
		param1 = OFDM_SC_RA_RAM_LOCKTRACK_MIN;
3718 3719 3720
		status = DVBTScCommand(state, OFDM_SC_RA_RAM_CMD_PROC_START, 0, OFDM_SC_RA_RAM_SW_EVENT_RUN_NMASK__M, param1, 0, 0, 0);
		if (status < 0)
			break;
3721
		/* Start FEC OC */
3722 3723 3724
		status = MPEGTSStart(state);
		if (status < 0)
			break;
3725
		status = write16(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_ACTIVE);
3726 3727
		if (status < 0)
			break;
3728 3729
	} while (0);
	return status;
R
Ralph Metzler 已提交
3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740
}


/*============================================================================*/

/**
* \brief Set up dvbt demodulator for channel.
* \param demod instance of demodulator.
* \return DRXStatus_t.
* // original DVBTSetChannel()
*/
3741 3742
static int SetDVBT(struct drxk_state *state, u16 IntermediateFreqkHz,
		   s32 tunerFreqOffset)
R
Ralph Metzler 已提交
3743
{
3744 3745 3746 3747 3748 3749
	u16 cmdResult = 0;
	u16 transmissionParams = 0;
	u16 operationMode = 0;
	u32 iqmRcRateOfs = 0;
	u32 bandwidth = 0;
	u16 param1;
R
Ralph Metzler 已提交
3750 3751
	int status;

3752
	dprintk(1, "\n");
3753
	/* printk(KERN_DEBUG "drxk: %s IF =%d, TFO = %d\n", __func__, IntermediateFreqkHz, tunerFreqOffset); */
R
Ralph Metzler 已提交
3754
	do {
3755 3756 3757
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_STOP, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3758 3759

		/* Halt SCU to enable safe non-atomic accesses */
3760
		status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
3761 3762
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3763 3764

		/* Stop processors */
3765
		status = write16(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
3766 3767
		if (status < 0)
			break;
3768
		status = write16(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
3769 3770
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3771 3772 3773

		/* Mandatory fix, always stop CP, required to set spl offset back to
		   hardware default (is set to 0 by ucode during pilot detection */
3774
		status = write16(state, OFDM_CP_COMM_EXEC__A, OFDM_CP_COMM_EXEC_STOP);
3775 3776
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3777 3778 3779 3780

		/*== Write channel settings to device =====================================*/

		/* mode */
3781
		switch (state->param.u.ofdm.transmission_mode) {
R
Ralph Metzler 已提交
3782 3783 3784 3785 3786
		case TRANSMISSION_MODE_AUTO:
		default:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_MODE__M;
			/* fall through , try first guess DRX_FFTMODE_8K */
		case TRANSMISSION_MODE_8K:
3787 3788
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_MODE_8K;
R
Ralph Metzler 已提交
3789 3790
			break;
		case TRANSMISSION_MODE_2K:
3791 3792
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_MODE_2K;
R
Ralph Metzler 已提交
3793 3794 3795 3796
			break;
		}

		/* guard */
3797
		switch (state->param.u.ofdm.guard_interval) {
R
Ralph Metzler 已提交
3798 3799 3800 3801 3802
		default:
		case GUARD_INTERVAL_AUTO:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_GUARD__M;
			/* fall through , try first guess DRX_GUARD_1DIV4 */
		case GUARD_INTERVAL_1_4:
3803 3804
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_GUARD_4;
R
Ralph Metzler 已提交
3805 3806
			break;
		case GUARD_INTERVAL_1_32:
3807 3808
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_GUARD_32;
R
Ralph Metzler 已提交
3809 3810
			break;
		case GUARD_INTERVAL_1_16:
3811 3812
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_GUARD_16;
R
Ralph Metzler 已提交
3813 3814
			break;
		case GUARD_INTERVAL_1_8:
3815 3816
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_GUARD_8;
R
Ralph Metzler 已提交
3817 3818 3819 3820
			break;
		}

		/* hierarchy */
3821
		switch (state->param.u.ofdm.hierarchy_information) {
R
Ralph Metzler 已提交
3822
		case HIERARCHY_AUTO:
3823
		case HIERARCHY_NONE:
R
Ralph Metzler 已提交
3824 3825 3826
		default:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_HIER__M;
			/* fall through , try first guess SC_RA_RAM_OP_PARAM_HIER_NO */
3827 3828 3829 3830 3831
			/* transmissionParams |= OFDM_SC_RA_RAM_OP_PARAM_HIER_NO; */
			/* break; */
		case HIERARCHY_1:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_HIER_A1;
R
Ralph Metzler 已提交
3832
			break;
3833 3834 3835
		case HIERARCHY_2:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_HIER_A2;
R
Ralph Metzler 已提交
3836
			break;
3837 3838 3839
		case HIERARCHY_4:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_HIER_A4;
R
Ralph Metzler 已提交
3840 3841 3842 3843 3844
			break;
		}


		/* constellation */
3845
		switch (state->param.u.ofdm.constellation) {
R
Ralph Metzler 已提交
3846 3847 3848 3849 3850
		case QAM_AUTO:
		default:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_CONST__M;
			/* fall through , try first guess DRX_CONSTELLATION_QAM64 */
		case QAM_64:
3851 3852
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_CONST_QAM64;
R
Ralph Metzler 已提交
3853 3854
			break;
		case QPSK:
3855 3856
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_CONST_QPSK;
R
Ralph Metzler 已提交
3857 3858
			break;
		case QAM_16:
3859 3860
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_CONST_QAM16;
R
Ralph Metzler 已提交
3861 3862 3863
			break;
		}
#if 0
3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
		/* No hierachical channels support in BDA */
		/* Priority (only for hierarchical channels) */
		switch (channel->priority) {
		case DRX_PRIORITY_LOW:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_PRIO_LO;
			WR16(devAddr, OFDM_EC_SB_PRIOR__A,
			     OFDM_EC_SB_PRIOR_LO);
			break;
		case DRX_PRIORITY_HIGH:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_PRIO_HI;
			WR16(devAddr, OFDM_EC_SB_PRIOR__A,
			     OFDM_EC_SB_PRIOR_HI));
			break;
		case DRX_PRIORITY_UNKNOWN:	/* fall through */
		default:
			return DRX_STS_INVALID_ARG;
			break;
		}
R
Ralph Metzler 已提交
3884
#else
3885
		/* Set Priorty high */
R
Ralph Metzler 已提交
3886
		transmissionParams |= OFDM_SC_RA_RAM_OP_PARAM_PRIO_HI;
3887
		status = write16(state, OFDM_EC_SB_PRIOR__A, OFDM_EC_SB_PRIOR_HI);
3888 3889
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3890 3891 3892
#endif

		/* coderate */
3893
		switch (state->param.u.ofdm.code_rate_HP) {
R
Ralph Metzler 已提交
3894 3895 3896 3897
		case FEC_AUTO:
		default:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_RATE__M;
			/* fall through , try first guess DRX_CODERATE_2DIV3 */
3898 3899 3900
		case FEC_2_3:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_2_3;
R
Ralph Metzler 已提交
3901
			break;
3902 3903 3904
		case FEC_1_2:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_1_2;
R
Ralph Metzler 已提交
3905
			break;
3906 3907 3908
		case FEC_3_4:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_3_4;
R
Ralph Metzler 已提交
3909
			break;
3910 3911 3912
		case FEC_5_6:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_5_6;
R
Ralph Metzler 已提交
3913
			break;
3914 3915 3916
		case FEC_7_8:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_7_8;
R
Ralph Metzler 已提交
3917 3918 3919 3920 3921 3922 3923 3924 3925 3926
			break;
		}

		/* SAW filter selection: normaly not necesarry, but if wanted
		   the application can select a SAW filter via the driver by using UIOs */
		/* First determine real bandwidth (Hz) */
		/* Also set delay for impulse noise cruncher */
		/* Also set parameters for EC_OC fix, note EC_OC_REG_TMD_HIL_MAR is changed
		   by SC for fix for some 8K,1/8 guard but is restored by InitEC and ResetEC
		   functions */
3927
		switch (state->param.u.ofdm.bandwidth) {
R
Ralph Metzler 已提交
3928 3929 3930
		case BANDWIDTH_AUTO:
		case BANDWIDTH_8_MHZ:
			bandwidth = DRXK_BANDWIDTH_8MHZ_IN_HZ;
3931
			status = write16(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A, 3052);
3932 3933
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3934
			/* cochannel protection for PAL 8 MHz */
3935
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A, 7);
3936 3937
			if (status < 0)
				break;
3938
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A, 7);
3939 3940
			if (status < 0)
				break;
3941
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A, 7);
3942 3943
			if (status < 0)
				break;
3944
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A, 1);
3945 3946
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3947 3948 3949
			break;
		case BANDWIDTH_7_MHZ:
			bandwidth = DRXK_BANDWIDTH_7MHZ_IN_HZ;
3950
			status = write16(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A, 3491);
3951 3952
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3953
			/* cochannel protection for PAL 7 MHz */
3954
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A, 8);
3955 3956
			if (status < 0)
				break;
3957
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A, 8);
3958 3959
			if (status < 0)
				break;
3960
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A, 4);
3961 3962
			if (status < 0)
				break;
3963
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A, 1);
3964 3965
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3966 3967 3968
			break;
		case BANDWIDTH_6_MHZ:
			bandwidth = DRXK_BANDWIDTH_6MHZ_IN_HZ;
3969
			status = write16(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A, 4073);
3970 3971
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3972
			/* cochannel protection for NTSC 6 MHz */
3973
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A, 19);
3974 3975
			if (status < 0)
				break;
3976
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A, 19);
3977 3978
			if (status < 0)
				break;
3979
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A, 14);
3980 3981
			if (status < 0)
				break;
3982
			status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A, 1);
3983 3984
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3985
			break;
3986 3987
		default:
			return -EINVAL;
R
Ralph Metzler 已提交
3988 3989
		}

3990
		if (iqmRcRateOfs == 0) {
R
Ralph Metzler 已提交
3991 3992 3993 3994
			/* Now compute IQM_RC_RATE_OFS
			   (((SysFreq/BandWidth)/2)/2) -1) * 2^23)
			   =>
			   ((SysFreq / BandWidth) * (2^21)) - (2^23)
3995
			 */
R
Ralph Metzler 已提交
3996 3997 3998 3999
			/* (SysFreq / BandWidth) * (2^28)  */
			/* assert (MAX(sysClk)/MIN(bandwidth) < 16)
			   => assert(MAX(sysClk) < 16*MIN(bandwidth))
			   => assert(109714272 > 48000000) = true so Frac 28 can be used  */
4000 4001 4002
			iqmRcRateOfs = Frac28a((u32)
					       ((state->m_sysClockFreq *
						 1000) / 3), bandwidth);
R
Ralph Metzler 已提交
4003 4004 4005
			/* (SysFreq / BandWidth) * (2^21), rounding before truncating  */
			if ((iqmRcRateOfs & 0x7fL) >= 0x40)
				iqmRcRateOfs += 0x80L;
4006
			iqmRcRateOfs = iqmRcRateOfs >> 7;
R
Ralph Metzler 已提交
4007
			/* ((SysFreq / BandWidth) * (2^21)) - (2^23)  */
4008
			iqmRcRateOfs = iqmRcRateOfs - (1 << 23);
R
Ralph Metzler 已提交
4009 4010
		}

4011 4012 4013
		iqmRcRateOfs &=
		    ((((u32) IQM_RC_RATE_OFS_HI__M) <<
		      IQM_RC_RATE_OFS_LO__W) | IQM_RC_RATE_OFS_LO__M);
4014
		status = write32(state, IQM_RC_RATE_OFS_LO__A, iqmRcRateOfs);
4015 4016
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4017 4018 4019

		/* Bandwidth setting done */

4020 4021 4022 4023 4024 4025 4026 4027
#if 0
		status = DVBTSetFrequencyShift(demod, channel, tunerOffset);
		if (status < 0)
			break;
#endif
		status = SetFrequencyShifter(state, IntermediateFreqkHz, tunerFreqOffset, true);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4028 4029 4030 4031

		/*== Start SC, write channel settings to SC ===============================*/

		/* Activate SCU to enable SCU commands */
4032
		status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
4033 4034
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4035 4036

		/* Enable SC after setting all other parameters */
4037
		status = write16(state, OFDM_SC_COMM_STATE__A, 0);
4038 4039
		if (status < 0)
			break;
4040
		status = write16(state, OFDM_SC_COMM_EXEC__A, 1);
4041 4042
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4043 4044


4045 4046 4047
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_START, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4048 4049

		/* Write SC parameter registers, set all AUTO flags in operation mode */
4050 4051 4052 4053 4054 4055 4056 4057
		param1 = (OFDM_SC_RA_RAM_OP_AUTO_MODE__M |
			  OFDM_SC_RA_RAM_OP_AUTO_GUARD__M |
			  OFDM_SC_RA_RAM_OP_AUTO_CONST__M |
			  OFDM_SC_RA_RAM_OP_AUTO_HIER__M |
			  OFDM_SC_RA_RAM_OP_AUTO_RATE__M);
		status =
		    DVBTScCommand(state, OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM,
				  0, transmissionParams, param1, 0, 0, 0);
R
Ralph Metzler 已提交
4058
		if (!state->m_DRXK_A3_ROM_CODE)
4059 4060 4061
			status = DVBTCtrlSetSqiSpeed(state, &state->m_sqiSpeed);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
4062

4063
	} while (0);
R
Ralph Metzler 已提交
4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079

	return status;
}


/*============================================================================*/

/**
* \brief Retreive lock status .
* \param demod    Pointer to demodulator instance.
* \param lockStat Pointer to lock status structure.
* \return DRXStatus_t.
*
*/
static int GetDVBTLockStatus(struct drxk_state *state, u32 *pLockStatus)
{
4080 4081 4082 4083 4084 4085 4086 4087 4088
	int status;
	const u16 mpeg_lock_mask = (OFDM_SC_RA_RAM_LOCK_MPEG__M |
				    OFDM_SC_RA_RAM_LOCK_FEC__M);
	const u16 fec_lock_mask = (OFDM_SC_RA_RAM_LOCK_FEC__M);
	const u16 demod_lock_mask = OFDM_SC_RA_RAM_LOCK_DEMOD__M;

	u16 ScRaRamLock = 0;
	u16 ScCommExec = 0;

4089 4090
	dprintk(1, "\n");

4091 4092
	/* driver 0.9.0 */
	/* Check if SC is running */
4093
	status = read16(state, OFDM_SC_COMM_EXEC__A, &ScCommExec);
4094 4095 4096 4097 4098 4099
	if (ScCommExec == OFDM_SC_COMM_EXEC_STOP) {
		/* SC not active; return DRX_NOT_LOCKED */
		*pLockStatus = NOT_LOCKED;
		return status;
	}

4100
	status = read16(state, OFDM_SC_RA_RAM_LOCK__A, &ScRaRamLock);
4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113

	if ((ScRaRamLock & mpeg_lock_mask) == mpeg_lock_mask)
		*pLockStatus = MPEG_LOCK;
	else if ((ScRaRamLock & fec_lock_mask) == fec_lock_mask)
		*pLockStatus = FEC_LOCK;
	else if ((ScRaRamLock & demod_lock_mask) == demod_lock_mask)
		*pLockStatus = DEMOD_LOCK;
	else if (ScRaRamLock & OFDM_SC_RA_RAM_LOCK_NODVBT__M)
		*pLockStatus = NEVER_LOCK;
	else
		*pLockStatus = NOT_LOCKED;

	return status;
R
Ralph Metzler 已提交
4114 4115
}

4116
static int PowerUpQAM(struct drxk_state *state)
R
Ralph Metzler 已提交
4117
{
4118 4119
	enum DRXPowerMode powerMode = DRXK_POWER_DOWN_OFDM;
	int status = 0;
R
Ralph Metzler 已提交
4120

4121
	dprintk(1, "\n");
4122
	do {
4123 4124 4125
		status = CtrlPowerMode(state, &powerMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4126

4127
	} while (0);
R
Ralph Metzler 已提交
4128

4129
	return status;
R
Ralph Metzler 已提交
4130 4131 4132
}


4133
/** Power Down QAM */
R
Ralph Metzler 已提交
4134 4135
static int PowerDownQAM(struct drxk_state *state)
{
4136 4137 4138 4139
	u16 data = 0;
	u16 cmdResult;
	int status = 0;

4140
	dprintk(1, "\n");
4141
	do {
4142
		status = read16(state, SCU_COMM_EXEC__A, &data);
4143 4144
		if (status < 0)
			break;
4145 4146 4147 4148 4149 4150
		if (data == SCU_COMM_EXEC_ACTIVE) {
			/*
			   STOP demodulator
			   QAM and HW blocks
			 */
			/* stop all comstate->m_exec */
4151
			status = write16(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_STOP);
4152 4153 4154 4155 4156
			if (status < 0)
				break;
			status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM | SCU_RAM_COMMAND_CMD_DEMOD_STOP, 0, NULL, 1, &cmdResult);
			if (status < 0)
				break;
4157 4158
		}
		/* powerdown AFE                   */
4159 4160 4161
		status = SetIqmAf(state, false);
		if (status < 0)
			break;
4162 4163 4164
	} while (0);

	return status;
R
Ralph Metzler 已提交
4165
}
4166

R
Ralph Metzler 已提交
4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183
/*============================================================================*/

/**
* \brief Setup of the QAM Measurement intervals for signal quality
* \param demod instance of demod.
* \param constellation current constellation.
* \return DRXStatus_t.
*
*  NOTE:
*  Take into account that for certain settings the errorcounters can overflow.
*  The implementation does not check this.
*
*/
static int SetQAMMeasurement(struct drxk_state *state,
			     enum EDrxkConstellation constellation,
			     u32 symbolRate)
{
4184 4185 4186 4187
	u32 fecBitsDesired = 0;	/* BER accounting period */
	u32 fecRsPeriodTotal = 0;	/* Total period */
	u16 fecRsPrescale = 0;	/* ReedSolomon Measurement Prescale */
	u16 fecRsPeriod = 0;	/* Value for corresponding I2C register */
R
Ralph Metzler 已提交
4188 4189
	int status = 0;

4190
	dprintk(1, "\n");
R
Ralph Metzler 已提交
4191

4192
	fecRsPrescale = 1;
R
Ralph Metzler 已提交
4193 4194 4195 4196 4197 4198 4199
	do {

		/* fecBitsDesired = symbolRate [kHz] *
		   FrameLenght [ms] *
		   (constellation + 1) *
		   SyncLoss (== 1) *
		   ViterbiLoss (==1)
4200 4201
		 */
		switch (constellation) {
R
Ralph Metzler 已提交
4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
		case DRX_CONSTELLATION_QAM16:
			fecBitsDesired = 4 * symbolRate;
			break;
		case DRX_CONSTELLATION_QAM32:
			fecBitsDesired = 5 * symbolRate;
			break;
		case DRX_CONSTELLATION_QAM64:
			fecBitsDesired = 6 * symbolRate;
			break;
		case DRX_CONSTELLATION_QAM128:
			fecBitsDesired = 7 * symbolRate;
			break;
		case DRX_CONSTELLATION_QAM256:
			fecBitsDesired = 8 * symbolRate;
			break;
		default:
			status = -EINVAL;
		}
4220 4221 4222
		status = status;
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4223

4224 4225
		fecBitsDesired /= 1000;	/* symbolRate [Hz] -> symbolRate [kHz]  */
		fecBitsDesired *= 500;	/* meas. period [ms] */
R
Ralph Metzler 已提交
4226 4227 4228

		/* Annex A/C: bits/RsPeriod = 204 * 8 = 1632 */
		/* fecRsPeriodTotal = fecBitsDesired / 1632 */
4229
		fecRsPeriodTotal = (fecBitsDesired / 1632UL) + 1;	/* roughly ceil */
R
Ralph Metzler 已提交
4230 4231 4232 4233 4234 4235 4236

		/* fecRsPeriodTotal =  fecRsPrescale * fecRsPeriod  */
		fecRsPrescale = 1 + (u16) (fecRsPeriodTotal >> 16);
		if (fecRsPrescale == 0) {
			/* Divide by zero (though impossible) */
			status = -1;
		}
4237 4238 4239
		status = status;
		if (status < 0)
			break;
4240 4241 4242
		fecRsPeriod =
		    ((u16) fecRsPeriodTotal +
		     (fecRsPrescale >> 1)) / fecRsPrescale;
R
Ralph Metzler 已提交
4243 4244

		/* write corresponding registers */
4245
		status = write16(state, FEC_RS_MEASUREMENT_PERIOD__A, fecRsPeriod);
4246 4247
		if (status < 0)
			break;
4248
		status = write16(state, FEC_RS_MEASUREMENT_PRESCALE__A, fecRsPrescale);
4249 4250
		if (status < 0)
			break;
4251
		status = write16(state, FEC_OC_SNC_FAIL_PERIOD__A, fecRsPeriod);
4252 4253
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4254 4255 4256

	} while (0);

4257
	if (status < 0)
4258
		printk(KERN_ERR "drxk: %s: status - %08x\n", __func__, status);
4259

R
Ralph Metzler 已提交
4260 4261 4262
	return status;
}

4263
static int SetQAM16(struct drxk_state *state)
R
Ralph Metzler 已提交
4264
{
4265 4266
	int status = 0;

4267
	dprintk(1, "\n");
4268 4269 4270
	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
4271
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 13517);
4272 4273
		if (status < 0)
			break;
4274
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 13517);
4275 4276
		if (status < 0)
			break;
4277
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 13517);
4278 4279
		if (status < 0)
			break;
4280
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 13517);
4281 4282
		if (status < 0)
			break;
4283
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13517);
4284 4285
		if (status < 0)
			break;
4286
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 13517);
4287 4288
		if (status < 0)
			break;
4289
		/* Decision Feedback Equalizer */
4290
		status = write16(state, QAM_DQ_QUAL_FUN0__A, 2);
4291 4292
		if (status < 0)
			break;
4293
		status = write16(state, QAM_DQ_QUAL_FUN1__A, 2);
4294 4295
		if (status < 0)
			break;
4296
		status = write16(state, QAM_DQ_QUAL_FUN2__A, 2);
4297 4298
		if (status < 0)
			break;
4299
		status = write16(state, QAM_DQ_QUAL_FUN3__A, 2);
4300 4301
		if (status < 0)
			break;
4302
		status = write16(state, QAM_DQ_QUAL_FUN4__A, 2);
4303 4304
		if (status < 0)
			break;
4305
		status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4306 4307
		if (status < 0)
			break;
4308

4309
		status = write16(state, QAM_SY_SYNC_HWM__A, 5);
4310 4311
		if (status < 0)
			break;
4312
		status = write16(state, QAM_SY_SYNC_AWM__A, 4);
4313 4314
		if (status < 0)
			break;
4315
		status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4316 4317
		if (status < 0)
			break;
4318 4319

		/* QAM Slicer Settings */
4320
		status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM16);
4321 4322
		if (status < 0)
			break;
4323 4324

		/* QAM Loop Controller Coeficients */
4325
		status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4326 4327
		if (status < 0)
			break;
4328
		status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4329 4330
		if (status < 0)
			break;
4331
		status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4332 4333
		if (status < 0)
			break;
4334
		status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4335 4336
		if (status < 0)
			break;
4337
		status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4338 4339
		if (status < 0)
			break;
4340
		status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4341 4342
		if (status < 0)
			break;
4343
		status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4344 4345
		if (status < 0)
			break;
4346
		status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4347 4348 4349
		if (status < 0)
			break;

4350
		status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4351 4352
		if (status < 0)
			break;
4353
		status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 20);
4354 4355
		if (status < 0)
			break;
4356
		status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 80);
4357 4358
		if (status < 0)
			break;
4359
		status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4360 4361
		if (status < 0)
			break;
4362
		status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 20);
4363 4364
		if (status < 0)
			break;
4365
		status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
4366 4367
		if (status < 0)
			break;
4368
		status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4369 4370
		if (status < 0)
			break;
4371
		status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 16);
4372 4373
		if (status < 0)
			break;
4374
		status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 32);
4375 4376
		if (status < 0)
			break;
4377
		status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4378 4379
		if (status < 0)
			break;
4380
		status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4381 4382
		if (status < 0)
			break;
4383
		status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
4384 4385
		if (status < 0)
			break;
4386 4387 4388 4389


		/* QAM State Machine (FSM) Thresholds */

4390
		status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 140);
4391 4392
		if (status < 0)
			break;
4393
		status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 50);
4394 4395
		if (status < 0)
			break;
4396
		status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 95);
4397 4398
		if (status < 0)
			break;
4399
		status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 120);
4400 4401
		if (status < 0)
			break;
4402
		status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 230);
4403 4404
		if (status < 0)
			break;
4405
		status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 105);
4406 4407
		if (status < 0)
			break;
4408

4409
		status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4410 4411
		if (status < 0)
			break;
4412
		status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
4413 4414
		if (status < 0)
			break;
4415
		status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 24);
4416 4417
		if (status < 0)
			break;
4418 4419 4420 4421


		/* QAM FSM Tracking Parameters */

4422
		status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 16);
4423 4424
		if (status < 0)
			break;
4425
		status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 220);
4426 4427
		if (status < 0)
			break;
4428
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 25);
4429 4430
		if (status < 0)
			break;
4431
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 6);
4432 4433
		if (status < 0)
			break;
4434
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -24);
4435 4436
		if (status < 0)
			break;
4437
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -65);
4438 4439
		if (status < 0)
			break;
4440
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -127);
4441 4442
		if (status < 0)
			break;
4443 4444 4445
	} while (0);

	return status;
R
Ralph Metzler 已提交
4446 4447 4448 4449 4450 4451 4452 4453 4454
}

/*============================================================================*/

/**
* \brief QAM32 specific setup
* \param demod instance of demod.
* \return DRXStatus_t.
*/
4455
static int SetQAM32(struct drxk_state *state)
R
Ralph Metzler 已提交
4456
{
4457 4458
	int status = 0;

4459
	dprintk(1, "\n");
4460 4461 4462
	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
4463
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 6707);
4464 4465
		if (status < 0)
			break;
4466
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 6707);
4467 4468
		if (status < 0)
			break;
4469
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 6707);
4470 4471
		if (status < 0)
			break;
4472
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 6707);
4473 4474
		if (status < 0)
			break;
4475
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 6707);
4476 4477
		if (status < 0)
			break;
4478
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 6707);
4479 4480
		if (status < 0)
			break;
4481 4482

		/* Decision Feedback Equalizer */
4483
		status = write16(state, QAM_DQ_QUAL_FUN0__A, 3);
4484 4485
		if (status < 0)
			break;
4486
		status = write16(state, QAM_DQ_QUAL_FUN1__A, 3);
4487 4488
		if (status < 0)
			break;
4489
		status = write16(state, QAM_DQ_QUAL_FUN2__A, 3);
4490 4491
		if (status < 0)
			break;
4492
		status = write16(state, QAM_DQ_QUAL_FUN3__A, 3);
4493 4494
		if (status < 0)
			break;
4495
		status = write16(state, QAM_DQ_QUAL_FUN4__A, 3);
4496 4497
		if (status < 0)
			break;
4498
		status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4499 4500
		if (status < 0)
			break;
4501

4502
		status = write16(state, QAM_SY_SYNC_HWM__A, 6);
4503 4504
		if (status < 0)
			break;
4505
		status = write16(state, QAM_SY_SYNC_AWM__A, 5);
4506 4507
		if (status < 0)
			break;
4508
		status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4509 4510
		if (status < 0)
			break;
4511 4512 4513

		/* QAM Slicer Settings */

4514
		status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM32);
4515 4516
		if (status < 0)
			break;
4517 4518 4519 4520


		/* QAM Loop Controller Coeficients */

4521
		status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4522 4523
		if (status < 0)
			break;
4524
		status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4525 4526
		if (status < 0)
			break;
4527
		status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4528 4529
		if (status < 0)
			break;
4530
		status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4531 4532
		if (status < 0)
			break;
4533
		status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4534 4535
		if (status < 0)
			break;
4536
		status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4537 4538
		if (status < 0)
			break;
4539
		status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4540 4541
		if (status < 0)
			break;
4542
		status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4543 4544 4545
		if (status < 0)
			break;

4546
		status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4547 4548
		if (status < 0)
			break;
4549
		status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 20);
4550 4551
		if (status < 0)
			break;
4552
		status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 80);
4553 4554
		if (status < 0)
			break;
4555
		status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4556 4557
		if (status < 0)
			break;
4558
		status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 20);
4559 4560
		if (status < 0)
			break;
4561
		status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
4562 4563
		if (status < 0)
			break;
4564
		status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4565 4566
		if (status < 0)
			break;
4567
		status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 16);
4568 4569
		if (status < 0)
			break;
4570
		status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 16);
4571 4572
		if (status < 0)
			break;
4573
		status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4574 4575
		if (status < 0)
			break;
4576
		status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4577 4578
		if (status < 0)
			break;
4579
		status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 0);
4580 4581
		if (status < 0)
			break;
4582 4583 4584 4585


		/* QAM State Machine (FSM) Thresholds */

4586
		status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 90);
4587 4588
		if (status < 0)
			break;
4589
		status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 50);
4590 4591
		if (status < 0)
			break;
4592
		status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
4593 4594
		if (status < 0)
			break;
4595
		status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 100);
4596 4597
		if (status < 0)
			break;
4598
		status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 170);
4599 4600
		if (status < 0)
			break;
4601
		status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 100);
4602 4603
		if (status < 0)
			break;
4604

4605
		status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4606 4607
		if (status < 0)
			break;
4608
		status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
4609 4610
		if (status < 0)
			break;
4611
		status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 10);
4612 4613
		if (status < 0)
			break;
4614 4615 4616 4617


		/* QAM FSM Tracking Parameters */

4618
		status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 12);
4619 4620
		if (status < 0)
			break;
4621
		status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 140);
4622 4623
		if (status < 0)
			break;
4624
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) -8);
4625 4626
		if (status < 0)
			break;
4627
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) -16);
4628 4629
		if (status < 0)
			break;
4630
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -26);
4631 4632
		if (status < 0)
			break;
4633
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -56);
4634 4635
		if (status < 0)
			break;
4636
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -86);
4637 4638
		if (status < 0)
			break;
4639 4640 4641
	} while (0);

	return status;
R
Ralph Metzler 已提交
4642 4643 4644 4645 4646 4647 4648 4649 4650
}

/*============================================================================*/

/**
* \brief QAM64 specific setup
* \param demod instance of demod.
* \return DRXStatus_t.
*/
4651
static int SetQAM64(struct drxk_state *state)
R
Ralph Metzler 已提交
4652
{
4653 4654
	int status = 0;

4655
	dprintk(1, "\n");
4656 4657 4658
	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
4659
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 13336);
4660 4661
		if (status < 0)
			break;
4662
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 12618);
4663 4664
		if (status < 0)
			break;
4665
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 11988);
4666 4667
		if (status < 0)
			break;
4668
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 13809);
4669 4670
		if (status < 0)
			break;
4671
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13809);
4672 4673
		if (status < 0)
			break;
4674
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 15609);
4675 4676
		if (status < 0)
			break;
4677 4678

		/* Decision Feedback Equalizer */
4679
		status = write16(state, QAM_DQ_QUAL_FUN0__A, 4);
4680 4681
		if (status < 0)
			break;
4682
		status = write16(state, QAM_DQ_QUAL_FUN1__A, 4);
4683 4684
		if (status < 0)
			break;
4685
		status = write16(state, QAM_DQ_QUAL_FUN2__A, 4);
4686 4687
		if (status < 0)
			break;
4688
		status = write16(state, QAM_DQ_QUAL_FUN3__A, 4);
4689 4690
		if (status < 0)
			break;
4691
		status = write16(state, QAM_DQ_QUAL_FUN4__A, 3);
4692 4693
		if (status < 0)
			break;
4694
		status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4695 4696
		if (status < 0)
			break;
4697

4698
		status = write16(state, QAM_SY_SYNC_HWM__A, 5);
4699 4700
		if (status < 0)
			break;
4701
		status = write16(state, QAM_SY_SYNC_AWM__A, 4);
4702 4703
		if (status < 0)
			break;
4704
		status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4705 4706
		if (status < 0)
			break;
4707 4708

		/* QAM Slicer Settings */
4709
		status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM64);
4710 4711
		if (status < 0)
			break;
4712 4713 4714 4715


		/* QAM Loop Controller Coeficients */

4716
		status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4717 4718
		if (status < 0)
			break;
4719
		status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4720 4721
		if (status < 0)
			break;
4722
		status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4723 4724
		if (status < 0)
			break;
4725
		status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4726 4727
		if (status < 0)
			break;
4728
		status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4729 4730
		if (status < 0)
			break;
4731
		status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4732 4733
		if (status < 0)
			break;
4734
		status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4735 4736
		if (status < 0)
			break;
4737
		status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4738 4739 4740
		if (status < 0)
			break;

4741
		status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4742 4743
		if (status < 0)
			break;
4744
		status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 30);
4745 4746
		if (status < 0)
			break;
4747
		status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 100);
4748 4749
		if (status < 0)
			break;
4750
		status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4751 4752
		if (status < 0)
			break;
4753
		status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 30);
4754 4755
		if (status < 0)
			break;
4756
		status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
4757 4758
		if (status < 0)
			break;
4759
		status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4760 4761
		if (status < 0)
			break;
4762
		status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
4763 4764
		if (status < 0)
			break;
4765
		status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 48);
4766 4767
		if (status < 0)
			break;
4768
		status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4769 4770
		if (status < 0)
			break;
4771
		status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4772 4773
		if (status < 0)
			break;
4774
		status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
4775 4776
		if (status < 0)
			break;
4777 4778 4779 4780


		/* QAM State Machine (FSM) Thresholds */

4781
		status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 100);
4782 4783
		if (status < 0)
			break;
4784
		status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 60);
4785 4786
		if (status < 0)
			break;
4787
		status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
4788 4789
		if (status < 0)
			break;
4790
		status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 110);
4791 4792
		if (status < 0)
			break;
4793
		status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 200);
4794 4795
		if (status < 0)
			break;
4796
		status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 95);
4797 4798
		if (status < 0)
			break;
4799

4800
		status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4801 4802
		if (status < 0)
			break;
4803
		status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
4804 4805
		if (status < 0)
			break;
4806
		status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 15);
4807 4808
		if (status < 0)
			break;
4809 4810 4811 4812


		/* QAM FSM Tracking Parameters */

4813
		status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 12);
4814 4815
		if (status < 0)
			break;
4816
		status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 141);
4817 4818
		if (status < 0)
			break;
4819
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 7);
4820 4821
		if (status < 0)
			break;
4822
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 0);
4823 4824
		if (status < 0)
			break;
4825
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -15);
4826 4827
		if (status < 0)
			break;
4828
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -45);
4829 4830
		if (status < 0)
			break;
4831
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -80);
4832 4833
		if (status < 0)
			break;
4834 4835 4836
	} while (0);

	return status;
R
Ralph Metzler 已提交
4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847
}

/*============================================================================*/

/**
* \brief QAM128 specific setup
* \param demod: instance of demod.
* \return DRXStatus_t.
*/
static int SetQAM128(struct drxk_state *state)
{
4848 4849
	int status = 0;

4850
	dprintk(1, "\n");
4851 4852 4853
	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
4854
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 6564);
4855 4856
		if (status < 0)
			break;
4857
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 6598);
4858 4859
		if (status < 0)
			break;
4860
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 6394);
4861 4862
		if (status < 0)
			break;
4863
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 6409);
4864 4865
		if (status < 0)
			break;
4866
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 6656);
4867 4868
		if (status < 0)
			break;
4869
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 7238);
4870 4871
		if (status < 0)
			break;
4872 4873

		/* Decision Feedback Equalizer */
4874
		status = write16(state, QAM_DQ_QUAL_FUN0__A, 6);
4875 4876
		if (status < 0)
			break;
4877
		status = write16(state, QAM_DQ_QUAL_FUN1__A, 6);
4878 4879
		if (status < 0)
			break;
4880
		status = write16(state, QAM_DQ_QUAL_FUN2__A, 6);
4881 4882
		if (status < 0)
			break;
4883
		status = write16(state, QAM_DQ_QUAL_FUN3__A, 6);
4884 4885
		if (status < 0)
			break;
4886
		status = write16(state, QAM_DQ_QUAL_FUN4__A, 5);
4887 4888
		if (status < 0)
			break;
4889
		status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4890 4891
		if (status < 0)
			break;
4892

4893
		status = write16(state, QAM_SY_SYNC_HWM__A, 6);
4894 4895
		if (status < 0)
			break;
4896
		status = write16(state, QAM_SY_SYNC_AWM__A, 5);
4897 4898
		if (status < 0)
			break;
4899
		status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4900 4901
		if (status < 0)
			break;
4902 4903 4904 4905


		/* QAM Slicer Settings */

4906
		status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM128);
4907 4908
		if (status < 0)
			break;
4909 4910 4911 4912


		/* QAM Loop Controller Coeficients */

4913
		status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4914 4915
		if (status < 0)
			break;
4916
		status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4917 4918
		if (status < 0)
			break;
4919
		status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4920 4921
		if (status < 0)
			break;
4922
		status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4923 4924
		if (status < 0)
			break;
4925
		status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4926 4927
		if (status < 0)
			break;
4928
		status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4929 4930
		if (status < 0)
			break;
4931
		status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4932 4933
		if (status < 0)
			break;
4934
		status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4935 4936 4937
		if (status < 0)
			break;

4938
		status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4939 4940
		if (status < 0)
			break;
4941
		status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 40);
4942 4943
		if (status < 0)
			break;
4944
		status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 120);
4945 4946
		if (status < 0)
			break;
4947
		status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4948 4949
		if (status < 0)
			break;
4950
		status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 40);
4951 4952
		if (status < 0)
			break;
4953
		status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 60);
4954 4955
		if (status < 0)
			break;
4956
		status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4957 4958
		if (status < 0)
			break;
4959
		status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
4960 4961
		if (status < 0)
			break;
4962
		status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 64);
4963 4964
		if (status < 0)
			break;
4965
		status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4966 4967
		if (status < 0)
			break;
4968
		status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4969 4970
		if (status < 0)
			break;
4971
		status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 0);
4972 4973
		if (status < 0)
			break;
4974 4975 4976 4977


		/* QAM State Machine (FSM) Thresholds */

4978
		status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 50);
4979 4980
		if (status < 0)
			break;
4981
		status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 60);
4982 4983
		if (status < 0)
			break;
4984
		status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
4985 4986
		if (status < 0)
			break;
4987
		status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 100);
4988 4989
		if (status < 0)
			break;
4990
		status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 140);
4991 4992
		if (status < 0)
			break;
4993
		status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 100);
4994 4995
		if (status < 0)
			break;
4996

4997
		status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4998 4999
		if (status < 0)
			break;
5000
		status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 5);
5001 5002
		if (status < 0)
			break;
5003

5004
		status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 12);
5005 5006
		if (status < 0)
			break;
5007 5008 5009

		/* QAM FSM Tracking Parameters */

5010
		status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 8);
5011 5012
		if (status < 0)
			break;
5013
		status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 65);
5014 5015
		if (status < 0)
			break;
5016
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 5);
5017 5018
		if (status < 0)
			break;
5019
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 3);
5020 5021
		if (status < 0)
			break;
5022
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -1);
5023 5024
		if (status < 0)
			break;
5025
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -12);
5026 5027
		if (status < 0)
			break;
5028
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -23);
5029 5030
		if (status < 0)
			break;
5031 5032 5033
	} while (0);

	return status;
R
Ralph Metzler 已提交
5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044
}

/*============================================================================*/

/**
* \brief QAM256 specific setup
* \param demod: instance of demod.
* \return DRXStatus_t.
*/
static int SetQAM256(struct drxk_state *state)
{
5045 5046
	int status = 0;

5047
	dprintk(1, "\n");
5048 5049 5050
	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
5051
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 11502);
5052 5053
		if (status < 0)
			break;
5054
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 12084);
5055 5056
		if (status < 0)
			break;
5057
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 12543);
5058 5059
		if (status < 0)
			break;
5060
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 12931);
5061 5062
		if (status < 0)
			break;
5063
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13629);
5064 5065
		if (status < 0)
			break;
5066
		status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 15385);
5067 5068
		if (status < 0)
			break;
5069 5070

		/* Decision Feedback Equalizer */
5071
		status = write16(state, QAM_DQ_QUAL_FUN0__A, 8);
5072 5073
		if (status < 0)
			break;
5074
		status = write16(state, QAM_DQ_QUAL_FUN1__A, 8);
5075 5076
		if (status < 0)
			break;
5077
		status = write16(state, QAM_DQ_QUAL_FUN2__A, 8);
5078 5079
		if (status < 0)
			break;
5080
		status = write16(state, QAM_DQ_QUAL_FUN3__A, 8);
5081 5082
		if (status < 0)
			break;
5083
		status = write16(state, QAM_DQ_QUAL_FUN4__A, 6);
5084 5085
		if (status < 0)
			break;
5086
		status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
5087 5088
		if (status < 0)
			break;
5089

5090
		status = write16(state, QAM_SY_SYNC_HWM__A, 5);
5091 5092
		if (status < 0)
			break;
5093
		status = write16(state, QAM_SY_SYNC_AWM__A, 4);
5094 5095
		if (status < 0)
			break;
5096
		status = write16(state, QAM_SY_SYNC_LWM__A, 3);
5097 5098
		if (status < 0)
			break;
5099 5100 5101

		/* QAM Slicer Settings */

5102
		status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM256);
5103 5104
		if (status < 0)
			break;
5105 5106 5107 5108


		/* QAM Loop Controller Coeficients */

5109
		status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
5110 5111
		if (status < 0)
			break;
5112
		status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
5113 5114
		if (status < 0)
			break;
5115
		status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
5116 5117
		if (status < 0)
			break;
5118
		status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
5119 5120
		if (status < 0)
			break;
5121
		status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
5122 5123
		if (status < 0)
			break;
5124
		status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
5125 5126
		if (status < 0)
			break;
5127
		status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
5128 5129
		if (status < 0)
			break;
5130
		status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
5131 5132 5133
		if (status < 0)
			break;

5134
		status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
5135 5136
		if (status < 0)
			break;
5137
		status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 50);
5138 5139
		if (status < 0)
			break;
5140
		status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 250);
5141 5142
		if (status < 0)
			break;
5143
		status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
5144 5145
		if (status < 0)
			break;
5146
		status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 50);
5147 5148
		if (status < 0)
			break;
5149
		status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 125);
5150 5151
		if (status < 0)
			break;
5152
		status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
5153 5154
		if (status < 0)
			break;
5155
		status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
5156 5157
		if (status < 0)
			break;
5158
		status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 48);
5159 5160
		if (status < 0)
			break;
5161
		status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
5162 5163
		if (status < 0)
			break;
5164
		status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
5165 5166
		if (status < 0)
			break;
5167
		status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
5168 5169
		if (status < 0)
			break;
5170 5171 5172 5173


		/* QAM State Machine (FSM) Thresholds */

5174
		status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 50);
5175 5176
		if (status < 0)
			break;
5177
		status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 60);
5178 5179
		if (status < 0)
			break;
5180
		status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
5181 5182
		if (status < 0)
			break;
5183
		status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 100);
5184 5185
		if (status < 0)
			break;
5186
		status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 150);
5187 5188
		if (status < 0)
			break;
5189
		status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 110);
5190 5191
		if (status < 0)
			break;
5192

5193
		status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
5194 5195
		if (status < 0)
			break;
5196
		status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
5197 5198
		if (status < 0)
			break;
5199
		status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 12);
5200 5201
		if (status < 0)
			break;
5202 5203 5204 5205


		/* QAM FSM Tracking Parameters */

5206
		status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 8);
5207 5208
		if (status < 0)
			break;
5209
		status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 74);
5210 5211
		if (status < 0)
			break;
5212
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 18);
5213 5214
		if (status < 0)
			break;
5215
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 13);
5216 5217
		if (status < 0)
			break;
5218
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) 7);
5219 5220
		if (status < 0)
			break;
5221
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) 0);
5222 5223
		if (status < 0)
			break;
5224
		status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -8);
5225 5226
		if (status < 0)
			break;
5227 5228 5229
	} while (0);

	return status;
R
Ralph Metzler 已提交
5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
}


/*============================================================================*/
/**
* \brief Reset QAM block.
* \param demod:   instance of demod.
* \param channel: pointer to channel data.
* \return DRXStatus_t.
*/
static int QAMResetQAM(struct drxk_state *state)
{
5242 5243
	int status;
	u16 cmdResult;
R
Ralph Metzler 已提交
5244

5245
	dprintk(1, "\n");
5246 5247
	do {
		/* Stop QAM comstate->m_exec */
5248
		status = write16(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_STOP);
5249 5250 5251 5252 5253 5254
		if (status < 0)
			break;

		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM | SCU_RAM_COMMAND_CMD_DEMOD_RESET, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
5255
	} while (0);
R
Ralph Metzler 已提交
5256

5257 5258
	/* All done, all OK */
	return status;
R
Ralph Metzler 已提交
5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270
}

/*============================================================================*/

/**
* \brief Set QAM symbolrate.
* \param demod:   instance of demod.
* \param channel: pointer to channel data.
* \return DRXStatus_t.
*/
static int QAMSetSymbolrate(struct drxk_state *state)
{
5271 5272 5273 5274 5275 5276 5277
	u32 adcFrequency = 0;
	u32 symbFreq = 0;
	u32 iqmRcRate = 0;
	u16 ratesel = 0;
	u32 lcSymbRate = 0;
	int status;

5278
	dprintk(1, "\n");
5279 5280 5281 5282
	do {
		/* Select & calculate correct IQM rate */
		adcFrequency = (state->m_sysClockFreq * 1000) / 3;
		ratesel = 0;
5283
		/* printk(KERN_DEBUG "drxk: SR %d\n", state->param.u.qam.symbol_rate); */
5284 5285 5286 5287 5288 5289
		if (state->param.u.qam.symbol_rate <= 1188750)
			ratesel = 3;
		else if (state->param.u.qam.symbol_rate <= 2377500)
			ratesel = 2;
		else if (state->param.u.qam.symbol_rate <= 4755000)
			ratesel = 1;
5290
		status = write16(state, IQM_FD_RATESEL__A, ratesel);
5291 5292
		if (status < 0)
			break;
5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304

		/*
		   IqmRcRate = ((Fadc / (symbolrate * (4<<ratesel))) - 1) * (1<<23)
		 */
		symbFreq = state->param.u.qam.symbol_rate * (1 << ratesel);
		if (symbFreq == 0) {
			/* Divide by zero */
			return -1;
		}
		iqmRcRate = (adcFrequency / symbFreq) * (1 << 21) +
		    (Frac28a((adcFrequency % symbFreq), symbFreq) >> 7) -
		    (1 << 23);
5305
		status = write32(state, IQM_RC_RATE_OFS_LO__A, iqmRcRate);
5306 5307
		if (status < 0)
			break;
5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321
		state->m_iqmRcRate = iqmRcRate;
		/*
		   LcSymbFreq = round (.125 *  symbolrate / adcFreq * (1<<15))
		 */
		symbFreq = state->param.u.qam.symbol_rate;
		if (adcFrequency == 0) {
			/* Divide by zero */
			return -1;
		}
		lcSymbRate = (symbFreq / adcFrequency) * (1 << 12) +
		    (Frac28a((symbFreq % adcFrequency), adcFrequency) >>
		     16);
		if (lcSymbRate > 511)
			lcSymbRate = 511;
5322
		status = write16(state, QAM_LC_SYMBOL_FREQ__A, (u16) lcSymbRate);
5323 5324
		if (status < 0)
			break;
5325 5326 5327
	} while (0);

	return status;
R
Ralph Metzler 已提交
5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341
}

/*============================================================================*/

/**
* \brief Get QAM lock status.
* \param demod:   instance of demod.
* \param channel: pointer to channel data.
* \return DRXStatus_t.
*/

static int GetQAMLockStatus(struct drxk_state *state, u32 *pLockStatus)
{
	int status;
5342
	u16 Result[2] = { 0, 0 };
R
Ralph Metzler 已提交
5343

5344
	dprintk(1, "\n");
5345 5346 5347 5348 5349 5350
	status =
	    scu_command(state,
			SCU_RAM_COMMAND_STANDARD_QAM |
			SCU_RAM_COMMAND_CMD_DEMOD_GET_LOCK, 0, NULL, 2,
			Result);
	if (status < 0)
5351
		printk(KERN_ERR "drxk: %s status = %08x\n", __func__, status);
5352 5353

	if (Result[1] < SCU_RAM_QAM_LOCKED_LOCKED_DEMOD_LOCKED) {
R
Ralph Metzler 已提交
5354 5355
		/* 0x0000 NOT LOCKED */
		*pLockStatus = NOT_LOCKED;
5356
	} else if (Result[1] < SCU_RAM_QAM_LOCKED_LOCKED_LOCKED) {
R
Ralph Metzler 已提交
5357 5358
		/* 0x4000 DEMOD LOCKED */
		*pLockStatus = DEMOD_LOCK;
5359
	} else if (Result[1] < SCU_RAM_QAM_LOCKED_LOCKED_NEVER_LOCK) {
R
Ralph Metzler 已提交
5360 5361
		/* 0x8000 DEMOD + FEC LOCKED (system lock) */
		*pLockStatus = MPEG_LOCK;
5362
	} else {
R
Ralph Metzler 已提交
5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378
		/* 0xC000 NEVER LOCKED */
		/* (system will never be able to lock to the signal) */
		/* TODO: check this, intermediate & standard specific lock states are not
		   taken into account here */
		*pLockStatus = NEVER_LOCK;
	}
	return status;
}

#define QAM_MIRROR__M         0x03
#define QAM_MIRROR_NORMAL     0x00
#define QAM_MIRRORED          0x01
#define QAM_MIRROR_AUTO_ON    0x02
#define QAM_LOCKRANGE__M      0x10
#define QAM_LOCKRANGE_NORMAL  0x10

5379 5380
static int SetQAM(struct drxk_state *state, u16 IntermediateFreqkHz,
		  s32 tunerFreqOffset)
R
Ralph Metzler 已提交
5381 5382 5383
{
	int status = 0;
	u8 parameterLen;
5384 5385 5386
	u16 setEnvParameters[5];
	u16 setParamParameters[4] = { 0, 0, 0, 0 };
	u16 cmdResult;
R
Ralph Metzler 已提交
5387

5388
	dprintk(1, "\n");
R
Ralph Metzler 已提交
5389 5390
	do {
		/*
5391 5392 5393 5394 5395
		   STEP 1: reset demodulator
		   resets FEC DI and FEC RS
		   resets QAM block
		   resets SCU variables
		 */
5396
		status = write16(state, FEC_DI_COMM_EXEC__A, FEC_DI_COMM_EXEC_STOP);
5397 5398
		if (status < 0)
			break;
5399
		status = write16(state, FEC_RS_COMM_EXEC__A, FEC_RS_COMM_EXEC_STOP);
5400 5401 5402 5403 5404
		if (status < 0)
			break;
		status = QAMResetQAM(state);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5405 5406

		/*
5407 5408 5409 5410
		   STEP 2: configure demodulator
		   -set env
		   -set params; resets IQM,QAM,FEC HW; initializes some SCU variables
		 */
5411 5412 5413
		status = QAMSetSymbolrate(state);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5414 5415

		/* Env parameters */
5416
		setEnvParameters[2] = QAM_TOP_ANNEX_A;	/* Annex */
R
Ralph Metzler 已提交
5417
		if (state->m_OperationMode == OM_QAM_ITU_C)
5418
			setEnvParameters[2] = QAM_TOP_ANNEX_C;	/* Annex */
R
Ralph Metzler 已提交
5419
		setParamParameters[3] |= (QAM_MIRROR_AUTO_ON);
5420 5421
		/* check for LOCKRANGE Extented */
		/* setParamParameters[3] |= QAM_LOCKRANGE_NORMAL; */
R
Ralph Metzler 已提交
5422 5423 5424
		parameterLen = 4;

		/* Set params */
5425
		switch (state->param.u.qam.modulation) {
R
Ralph Metzler 已提交
5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445
		case QAM_256:
			state->m_Constellation = DRX_CONSTELLATION_QAM256;
			break;
		case QAM_AUTO:
		case QAM_64:
			state->m_Constellation = DRX_CONSTELLATION_QAM64;
			break;
		case QAM_16:
			state->m_Constellation = DRX_CONSTELLATION_QAM16;
			break;
		case QAM_32:
			state->m_Constellation = DRX_CONSTELLATION_QAM32;
			break;
		case QAM_128:
			state->m_Constellation = DRX_CONSTELLATION_QAM128;
			break;
		default:
			status = -EINVAL;
			break;
		}
5446 5447 5448
		status = status;
		if (status < 0)
			break;
5449 5450
		setParamParameters[0] = state->m_Constellation;	/* constellation     */
		setParamParameters[1] = DRXK_QAM_I12_J17;	/* interleave mode   */
R
Ralph Metzler 已提交
5451

5452 5453 5454
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM | SCU_RAM_COMMAND_CMD_DEMOD_SET_PARAM, 4, setParamParameters, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5455 5456 5457 5458


		/* STEP 3: enable the system in a mode where the ADC provides valid signal
		   setup constellation independent registers */
5459 5460 5461 5462 5463 5464 5465 5466
#if 0
		status = SetFrequency (channel, tunerFreqOffset));
		if (status < 0)
			break;
#endif
		status = SetFrequencyShifter(state, IntermediateFreqkHz, tunerFreqOffset, true);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5467 5468

		/* Setup BER measurement */
5469 5470 5471
		status = SetQAMMeasurement(state, state->m_Constellation, state->param.u. qam.symbol_rate);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5472 5473

		/* Reset default values */
5474
		status = write16(state, IQM_CF_SCALE_SH__A, IQM_CF_SCALE_SH__PRE);
5475 5476
		if (status < 0)
			break;
5477
		status = write16(state, QAM_SY_TIMEOUT__A, QAM_SY_TIMEOUT__PRE);
5478 5479
		if (status < 0)
			break;
5480 5481

		/* Reset default LC values */
5482
		status = write16(state, QAM_LC_RATE_LIMIT__A, 3);
5483 5484
		if (status < 0)
			break;
5485
		status = write16(state, QAM_LC_LPF_FACTORP__A, 4);
5486 5487
		if (status < 0)
			break;
5488
		status = write16(state, QAM_LC_LPF_FACTORI__A, 4);
5489 5490
		if (status < 0)
			break;
5491
		status = write16(state, QAM_LC_MODE__A, 7);
5492 5493 5494
		if (status < 0)
			break;

5495
		status = write16(state, QAM_LC_QUAL_TAB0__A, 1);
5496 5497
		if (status < 0)
			break;
5498
		status = write16(state, QAM_LC_QUAL_TAB1__A, 1);
5499 5500
		if (status < 0)
			break;
5501
		status = write16(state, QAM_LC_QUAL_TAB2__A, 1);
5502 5503
		if (status < 0)
			break;
5504
		status = write16(state, QAM_LC_QUAL_TAB3__A, 1);
5505 5506
		if (status < 0)
			break;
5507
		status = write16(state, QAM_LC_QUAL_TAB4__A, 2);
5508 5509
		if (status < 0)
			break;
5510
		status = write16(state, QAM_LC_QUAL_TAB5__A, 2);
5511 5512
		if (status < 0)
			break;
5513
		status = write16(state, QAM_LC_QUAL_TAB6__A, 2);
5514 5515
		if (status < 0)
			break;
5516
		status = write16(state, QAM_LC_QUAL_TAB8__A, 2);
5517 5518
		if (status < 0)
			break;
5519
		status = write16(state, QAM_LC_QUAL_TAB9__A, 2);
5520 5521
		if (status < 0)
			break;
5522
		status = write16(state, QAM_LC_QUAL_TAB10__A, 2);
5523 5524
		if (status < 0)
			break;
5525
		status = write16(state, QAM_LC_QUAL_TAB12__A, 2);
5526 5527
		if (status < 0)
			break;
5528
		status = write16(state, QAM_LC_QUAL_TAB15__A, 3);
5529 5530
		if (status < 0)
			break;
5531
		status = write16(state, QAM_LC_QUAL_TAB16__A, 3);
5532 5533
		if (status < 0)
			break;
5534
		status = write16(state, QAM_LC_QUAL_TAB20__A, 4);
5535 5536
		if (status < 0)
			break;
5537
		status = write16(state, QAM_LC_QUAL_TAB25__A, 4);
5538 5539
		if (status < 0)
			break;
5540 5541

		/* Mirroring, QAM-block starting point not inverted */
5542
		status = write16(state, QAM_SY_SP_INV__A, QAM_SY_SP_INV_SPECTRUM_INV_DIS);
5543 5544
		if (status < 0)
			break;
5545 5546

		/* Halt SCU to enable safe non-atomic accesses */
5547
		status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
5548 5549
		if (status < 0)
			break;
5550 5551 5552 5553

		/* STEP 4: constellation specific setup */
		switch (state->param.u.qam.modulation) {
		case QAM_16:
5554 5555 5556
			status = SetQAM16(state);
			if (status < 0)
				break;
5557 5558
			break;
		case QAM_32:
5559 5560 5561
			status = SetQAM32(state);
			if (status < 0)
				break;
5562 5563 5564
			break;
		case QAM_AUTO:
		case QAM_64:
5565 5566 5567
			status = SetQAM64(state);
			if (status < 0)
				break;
5568 5569
			break;
		case QAM_128:
5570 5571 5572
			status = SetQAM128(state);
			if (status < 0)
				break;
5573 5574
			break;
		case QAM_256:
5575 5576 5577
			status = SetQAM256(state);
			if (status < 0)
				break;
5578 5579 5580 5581 5582 5583
			break;
		default:
			return -1;
			break;
		}		/* switch */
		/* Activate SCU to enable SCU commands */
5584
		status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
5585 5586
		if (status < 0)
			break;
5587 5588 5589 5590 5591


		/* Re-configure MPEG output, requires knowledge of channel bitrate */
		/* extAttr->currentChannel.constellation = channel->constellation; */
		/* extAttr->currentChannel.symbolrate    = channel->symbolrate; */
5592 5593 5594
		status = MPEGTSDtoSetup(state, state->m_OperationMode);
		if (status < 0)
			break;
5595 5596

		/* Start processes */
5597 5598 5599
		status = MPEGTSStart(state);
		if (status < 0)
			break;
5600
		status = write16(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_ACTIVE);
5601 5602
		if (status < 0)
			break;
5603
		status = write16(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_ACTIVE);
5604 5605
		if (status < 0)
			break;
5606
		status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_ACTIVE);
5607 5608
		if (status < 0)
			break;
5609 5610

		/* STEP 5: start QAM demodulator (starts FEC, QAM and IQM HW) */
5611 5612 5613
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM | SCU_RAM_COMMAND_CMD_DEMOD_START, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
5614 5615 5616 5617 5618 5619 5620 5621

		/* update global DRXK data container */
	/*?     extAttr->qamInterleaveMode = DRXK_QAM_I12_J17; */

		/* All done, all OK */
	} while (0);

	if (status < 0)
5622
		printk(KERN_ERR "drxk: %s %d\n", __func__, status);
5623 5624

	return status;
R
Ralph Metzler 已提交
5625 5626
}

5627 5628
static int SetQAMStandard(struct drxk_state *state,
			  enum OperationMode oMode)
R
Ralph Metzler 已提交
5629 5630 5631 5632 5633 5634
{
#ifdef DRXK_QAM_TAPS
#define DRXK_QAMA_TAPS_SELECT
#include "drxk_filters.h"
#undef DRXK_QAMA_TAPS_SELECT
#else
5635
	int status;
R
Ralph Metzler 已提交
5636 5637
#endif

5638
	dprintk(1, "\n");
5639 5640 5641 5642 5643
	do {
		/* added antenna switch */
		SwitchAntennaToQAM(state);

		/* Ensure correct power-up mode */
5644 5645 5646
		status = PowerUpQAM(state);
		if (status < 0)
			break;
5647
		/* Reset QAM block */
5648 5649 5650
		status = QAMResetQAM(state);
		if (status < 0)
			break;
5651 5652 5653

		/* Setup IQM */

5654
		status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
5655 5656
		if (status < 0)
			break;
5657
		status = write16(state, IQM_AF_AMUX__A, IQM_AF_AMUX_SIGNAL2ADC);
5658 5659
		if (status < 0)
			break;
5660 5661 5662 5663 5664

		/* Upload IQM Channel Filter settings by
		   boot loader from ROM table */
		switch (oMode) {
		case OM_QAM_ITU_A:
5665 5666 5667
			status = BLChainCmd(state, DRXK_BL_ROM_OFFSET_TAPS_ITU_A, DRXK_BLCC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
			if (status < 0)
				break;
5668 5669
			break;
		case OM_QAM_ITU_C:
5670 5671 5672 5673 5674 5675
			status = BLDirectCmd(state, IQM_CF_TAP_RE0__A, DRXK_BL_ROM_OFFSET_TAPS_ITU_C, DRXK_BLDC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
			if (status < 0)
				break;
			status = BLDirectCmd(state, IQM_CF_TAP_IM0__A, DRXK_BL_ROM_OFFSET_TAPS_ITU_C, DRXK_BLDC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
			if (status < 0)
				break;
5676 5677 5678 5679
			break;
		default:
			status = -EINVAL;
		}
5680 5681 5682 5683
		status = status;
		if (status < 0)
			break;

5684
		status = write16(state, IQM_CF_OUT_ENA__A, (1 << IQM_CF_OUT_ENA_QAM__B));
5685 5686
		if (status < 0)
			break;
5687
		status = write16(state, IQM_CF_SYMMETRIC__A, 0);
5688 5689
		if (status < 0)
			break;
5690
		status = write16(state, IQM_CF_MIDTAP__A, ((1 << IQM_CF_MIDTAP_RE__B) | (1 << IQM_CF_MIDTAP_IM__B)));
5691 5692 5693
		if (status < 0)
			break;

5694
		status = write16(state, IQM_RC_STRETCH__A, 21);
5695 5696
		if (status < 0)
			break;
5697
		status = write16(state, IQM_AF_CLP_LEN__A, 0);
5698 5699
		if (status < 0)
			break;
5700
		status = write16(state, IQM_AF_CLP_TH__A, 448);
5701 5702
		if (status < 0)
			break;
5703
		status = write16(state, IQM_AF_SNS_LEN__A, 0);
5704 5705
		if (status < 0)
			break;
5706
		status = write16(state, IQM_CF_POW_MEAS_LEN__A, 0);
5707 5708 5709
		if (status < 0)
			break;

5710
		status = write16(state, IQM_FS_ADJ_SEL__A, 1);
5711 5712
		if (status < 0)
			break;
5713
		status = write16(state, IQM_RC_ADJ_SEL__A, 1);
5714 5715
		if (status < 0)
			break;
5716
		status = write16(state, IQM_CF_ADJ_SEL__A, 1);
5717 5718
		if (status < 0)
			break;
5719
		status = write16(state, IQM_AF_UPD_SEL__A, 0);
5720 5721
		if (status < 0)
			break;
5722 5723

		/* IQM Impulse Noise Processing Unit */
5724
		status = write16(state, IQM_CF_CLP_VAL__A, 500);
5725 5726
		if (status < 0)
			break;
5727
		status = write16(state, IQM_CF_DATATH__A, 1000);
5728 5729
		if (status < 0)
			break;
5730
		status = write16(state, IQM_CF_BYPASSDET__A, 1);
5731 5732
		if (status < 0)
			break;
5733
		status = write16(state, IQM_CF_DET_LCT__A, 0);
5734 5735
		if (status < 0)
			break;
5736
		status = write16(state, IQM_CF_WND_LEN__A, 1);
5737 5738
		if (status < 0)
			break;
5739
		status = write16(state, IQM_CF_PKDTH__A, 1);
5740 5741
		if (status < 0)
			break;
5742
		status = write16(state, IQM_AF_INC_BYPASS__A, 1);
5743 5744
		if (status < 0)
			break;
5745 5746

		/* turn on IQMAF. Must be done before setAgc**() */
5747 5748 5749
		status = SetIqmAf(state, true);
		if (status < 0)
			break;
5750
		status = write16(state, IQM_AF_START_LOCK__A, 0x01);
5751 5752
		if (status < 0)
			break;
5753 5754

		/* IQM will not be reset from here, sync ADC and update/init AGC */
5755 5756 5757
		status = ADCSynchronization(state);
		if (status < 0)
			break;
5758 5759

		/* Set the FSM step period */
5760
		status = write16(state, SCU_RAM_QAM_FSM_STEP_PERIOD__A, 2000);
5761 5762
		if (status < 0)
			break;
5763 5764

		/* Halt SCU to enable safe non-atomic accesses */
5765
		status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
5766 5767
		if (status < 0)
			break;
5768 5769 5770 5771

		/* No more resets of the IQM, current standard correctly set =>
		   now AGCs can be configured. */

5772 5773 5774 5775 5776 5777
		status = InitAGC(state, true);
		if (status < 0)
			break;
		status = SetPreSaw(state, &(state->m_qamPreSawCfg));
		if (status < 0)
			break;
5778 5779

		/* Configure AGC's */
5780 5781 5782 5783 5784 5785
		status = SetAgcRf(state, &(state->m_qamRfAgcCfg), true);
		if (status < 0)
			break;
		status = SetAgcIf(state, &(state->m_qamIfAgcCfg), true);
		if (status < 0)
			break;
5786 5787

		/* Activate SCU to enable SCU commands */
5788
		status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
5789 5790
		if (status < 0)
			break;
5791 5792
	} while (0);
	return status;
R
Ralph Metzler 已提交
5793 5794 5795 5796
}

static int WriteGPIO(struct drxk_state *state)
{
5797 5798 5799
	int status;
	u16 value = 0;

5800
	dprintk(1, "\n");
5801 5802
	do {
		/* stop lock indicator process */
5803
		status = write16(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
5804 5805
		if (status < 0)
			break;
5806 5807

		/*  Write magic word to enable pdr reg write               */
5808
		status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
5809 5810
		if (status < 0)
			break;
5811 5812 5813

		if (state->m_hasSAWSW) {
			/* write to io pad configuration register - output mode */
5814
			status = write16(state, SIO_PDR_SMA_TX_CFG__A, state->m_GPIOCfg);
5815 5816
			if (status < 0)
				break;
5817 5818

			/* use corresponding bit in io data output registar */
5819
			status = read16(state, SIO_PDR_UIO_OUT_LO__A, &value);
5820 5821
			if (status < 0)
				break;
5822 5823 5824 5825 5826
			if (state->m_GPIO == 0)
				value &= 0x7FFF;	/* write zero to 15th bit - 1st UIO */
			else
				value |= 0x8000;	/* write one to 15th bit - 1st UIO */
			/* write back to io data output register */
5827
			status = write16(state, SIO_PDR_UIO_OUT_LO__A, value);
5828 5829
			if (status < 0)
				break;
5830 5831 5832

		}
		/*  Write magic word to disable pdr reg write               */
5833
		status = write16(state, SIO_TOP_COMM_KEY__A, 0x0000);
5834 5835
		if (status < 0)
			break;
5836 5837
	} while (0);
	return status;
R
Ralph Metzler 已提交
5838 5839 5840 5841
}

static int SwitchAntennaToQAM(struct drxk_state *state)
{
5842 5843
	int status = -1;

5844
	dprintk(1, "\n");
5845 5846 5847 5848 5849 5850 5851
	if (state->m_AntennaSwitchDVBTDVBC != 0) {
		if (state->m_GPIO != state->m_AntennaDVBC) {
			state->m_GPIO = state->m_AntennaDVBC;
			status = WriteGPIO(state);
		}
	}
	return status;
R
Ralph Metzler 已提交
5852 5853 5854 5855 5856
}

static int SwitchAntennaToDVBT(struct drxk_state *state)
{
	int status = -1;
5857

5858
	dprintk(1, "\n");
R
Ralph Metzler 已提交
5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877
	if (state->m_AntennaSwitchDVBTDVBC != 0) {
		if (state->m_GPIO != state->m_AntennaDVBT) {
			state->m_GPIO = state->m_AntennaDVBT;
			status = WriteGPIO(state);
		}
	}
	return status;
}


static int PowerDownDevice(struct drxk_state *state)
{
	/* Power down to requested mode */
	/* Backup some register settings */
	/* Set pins with possible pull-ups connected to them in input mode */
	/* Analog power down */
	/* ADC power down */
	/* Power down device */
	int status;
5878 5879

	dprintk(1, "\n");
R
Ralph Metzler 已提交
5880 5881
	do {
		if (state->m_bPDownOpenBridge) {
5882
			/* Open I2C bridge before power down of DRXK */
5883 5884 5885
			status = ConfigureI2CBridge(state, true);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5886
		}
5887
		/* driver 0.9.0 */
5888 5889 5890
		status = DVBTEnableOFDMTokenRing(state, false);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5891

5892
		status = write16(state, SIO_CC_PWD_MODE__A, SIO_CC_PWD_MODE_LEVEL_CLOCK);
5893 5894
		if (status < 0)
			break;
5895
		status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
5896 5897
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5898
		state->m_HICfgCtrl |= SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
5899 5900 5901
		status = HI_CfgCommand(state);
		if (status < 0)
			break;
5902
	} while (0);
R
Ralph Metzler 已提交
5903

5904
	if (status < 0)
R
Ralph Metzler 已提交
5905
		return -1;
5906

R
Ralph Metzler 已提交
5907 5908 5909
	return 0;
}

5910
static int load_microcode(struct drxk_state *state, const char *mc_name)
R
Ralph Metzler 已提交
5911 5912
{
	const struct firmware *fw = NULL;
5913
	int err = 0;
R
Ralph Metzler 已提交
5914

5915 5916
	dprintk(1, "\n");

R
Ralph Metzler 已提交
5917 5918 5919
	err = request_firmware(&fw, mc_name, state->i2c->dev.parent);
	if (err < 0) {
		printk(KERN_ERR
5920
		       "drxk: Could not load firmware file %s.\n", mc_name);
R
Ralph Metzler 已提交
5921
		printk(KERN_INFO
5922
		       "drxk: Copy %s to your hotplug directory!\n", mc_name);
R
Ralph Metzler 已提交
5923 5924
		return err;
	}
5925
	err = DownloadMicrocode(state, fw->data, fw->size);
R
Ralph Metzler 已提交
5926 5927 5928 5929 5930 5931 5932
	release_firmware(fw);
	return err;
}

static int init_drxk(struct drxk_state *state)
{
	int status;
5933
	enum DRXPowerMode powerMode = DRXK_POWER_DOWN_OFDM;
R
Ralph Metzler 已提交
5934 5935
	u16 driverVersion;

5936
	dprintk(1, "\n");
R
Ralph Metzler 已提交
5937 5938
	if ((state->m_DrxkState == DRXK_UNINITIALIZED)) {
		do {
5939 5940 5941 5942 5943 5944
			status = PowerUpDevice(state);
			if (status < 0)
				break;
			status = DRXX_Open(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5945
			/* Soft reset of OFDM-, sys- and osc-clockdomain */
5946
			status = write16(state, SIO_CC_SOFT_RST__A, SIO_CC_SOFT_RST_OFDM__M | SIO_CC_SOFT_RST_SYS__M | SIO_CC_SOFT_RST_OSC__M);
5947 5948
			if (status < 0)
				break;
5949
			status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
5950 5951
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5952 5953 5954
			/* TODO is this needed, if yes how much delay in worst case scenario */
			msleep(1);
			state->m_DRXK_A3_PATCH_CODE = true;
5955 5956 5957
			status = GetDeviceCapabilities(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5958 5959 5960 5961

			/* Bridge delay, uses oscilator clock */
			/* Delay = (delay (nano seconds) * oscclk (kHz))/ 1000 */
			/* SDA brdige delay */
5962 5963 5964
			state->m_HICfgBridgeDelay =
			    (u16) ((state->m_oscClockFreq / 1000) *
				   HI_I2C_BRIDGE_DELAY) / 1000;
R
Ralph Metzler 已提交
5965
			/* Clipping */
5966 5967 5968 5969
			if (state->m_HICfgBridgeDelay >
			    SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M) {
				state->m_HICfgBridgeDelay =
				    SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M;
R
Ralph Metzler 已提交
5970 5971
			}
			/* SCL bridge delay, same as SDA for now */
5972 5973 5974
			state->m_HICfgBridgeDelay +=
			    state->m_HICfgBridgeDelay <<
			    SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__B;
R
Ralph Metzler 已提交
5975

5976 5977 5978
			status = InitHI(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5979 5980
			/* disable various processes */
#if NOA1ROM
5981 5982
			if (!(state->m_DRXK_A1_ROM_CODE)
			    && !(state->m_DRXK_A2_ROM_CODE))
R
Ralph Metzler 已提交
5983 5984
#endif
			{
5985
				status = write16(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
5986 5987
				if (status < 0)
					break;
R
Ralph Metzler 已提交
5988 5989 5990
			}

			/* disable MPEG port */
5991 5992 5993
			status = MPEGTSDisable(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5994 5995

			/* Stop AUD and SCU */
5996
			status = write16(state, AUD_COMM_EXEC__A, AUD_COMM_EXEC_STOP);
5997 5998
			if (status < 0)
				break;
5999
			status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_STOP);
6000 6001
			if (status < 0)
				break;
R
Ralph Metzler 已提交
6002 6003

			/* enable token-ring bus through OFDM block for possible ucode upload */
6004
			status = write16(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A, SIO_OFDM_SH_OFDM_RING_ENABLE_ON);
6005 6006
			if (status < 0)
				break;
R
Ralph Metzler 已提交
6007 6008

			/* include boot loader section */
6009
			status = write16(state, SIO_BL_COMM_EXEC__A, SIO_BL_COMM_EXEC_ACTIVE);
6010 6011 6012 6013 6014
			if (status < 0)
				break;
			status = BLChainCmd(state, 0, 6, 100);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
6015

6016 6017 6018 6019 6020
			if (!state->microcode_name)
				load_microcode(state, "drxk_a3.mc");
			else
				load_microcode(state, state->microcode_name);

R
Ralph Metzler 已提交
6021
			/* disable token-ring bus through OFDM block for possible ucode upload */
6022
			status = write16(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A, SIO_OFDM_SH_OFDM_RING_ENABLE_OFF);
6023 6024
			if (status < 0)
				break;
R
Ralph Metzler 已提交
6025 6026

			/* Run SCU for a little while to initialize microcode version numbers */
6027
			status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
6028 6029 6030 6031 6032
			if (status < 0)
				break;
			status = DRXX_Open(state);
			if (status < 0)
				break;
6033
			/* added for test */
R
Ralph Metzler 已提交
6034 6035 6036
			msleep(30);

			powerMode = DRXK_POWER_DOWN_OFDM;
6037 6038 6039
			status = CtrlPowerMode(state, &powerMode);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
6040 6041 6042 6043 6044 6045

			/* Stamp driver version number in SCU data RAM in BCD code
			   Done to enable field application engineers to retreive drxdriver version
			   via I2C from SCU RAM.
			   Not using SCU command interface for SCU register access since no
			   microcode may be present.
6046 6047 6048 6049 6050 6051
			 */
			driverVersion =
			    (((DRXK_VERSION_MAJOR / 100) % 10) << 12) +
			    (((DRXK_VERSION_MAJOR / 10) % 10) << 8) +
			    ((DRXK_VERSION_MAJOR % 10) << 4) +
			    (DRXK_VERSION_MINOR % 10);
6052
			status = write16(state, SCU_RAM_DRIVER_VER_HI__A, driverVersion);
6053 6054
			if (status < 0)
				break;
6055 6056 6057 6058 6059
			driverVersion =
			    (((DRXK_VERSION_PATCH / 1000) % 10) << 12) +
			    (((DRXK_VERSION_PATCH / 100) % 10) << 8) +
			    (((DRXK_VERSION_PATCH / 10) % 10) << 4) +
			    (DRXK_VERSION_PATCH % 10);
6060
			status = write16(state, SCU_RAM_DRIVER_VER_LO__A, driverVersion);
6061 6062
			if (status < 0)
				break;
6063 6064 6065 6066

			printk(KERN_INFO "DRXK driver version %d.%d.%d\n",
			       DRXK_VERSION_MAJOR, DRXK_VERSION_MINOR,
			       DRXK_VERSION_PATCH);
R
Ralph Metzler 已提交
6067 6068 6069 6070 6071 6072

			/* Dirty fix of default values for ROM/PATCH microcode
			   Dirty because this fix makes it impossible to setup suitable values
			   before calling DRX_Open. This solution requires changes to RF AGC speed
			   to be done via the CTRL function after calling DRX_Open */

6073
			/* m_dvbtRfAgcCfg.speed = 3; */
R
Ralph Metzler 已提交
6074 6075

			/* Reset driver debug flags to 0 */
6076
			status = write16(state, SCU_RAM_DRIVER_DEBUG__A, 0);
6077 6078
			if (status < 0)
				break;
R
Ralph Metzler 已提交
6079 6080 6081
			/* driver 0.9.0 */
			/* Setup FEC OC:
			   NOTE: No more full FEC resets allowed afterwards!! */
6082
			status = write16(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_STOP);
6083 6084
			if (status < 0)
				break;
6085
			/* MPEGTS functions are still the same */
6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097
			status = MPEGTSDtoInit(state);
			if (status < 0)
				break;
			status = MPEGTSStop(state);
			if (status < 0)
				break;
			status = MPEGTSConfigurePolarity(state);
			if (status < 0)
				break;
			status = MPEGTSConfigurePins(state, state->m_enableMPEGOutput);
			if (status < 0)
				break;
6098
			/* added: configure GPIO */
6099 6100 6101
			status = WriteGPIO(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
6102

6103
			state->m_DrxkState = DRXK_STOPPED;
R
Ralph Metzler 已提交
6104 6105

			if (state->m_bPowerDown) {
6106 6107 6108
				status = PowerDownDevice(state);
				if (status < 0)
					break;
6109 6110 6111 6112
				state->m_DrxkState = DRXK_POWERED_DOWN;
			} else
				state->m_DrxkState = DRXK_STOPPED;
		} while (0);
R
Ralph Metzler 已提交
6113 6114 6115 6116 6117
	}

	return 0;
}

6118
static void drxk_c_release(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
6119
{
6120 6121
	struct drxk_state *state = fe->demodulator_priv;

6122
	dprintk(1, "\n");
R
Ralph Metzler 已提交
6123 6124 6125
	kfree(state);
}

6126
static int drxk_c_init(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
6127
{
6128
	struct drxk_state *state = fe->demodulator_priv;
R
Ralph Metzler 已提交
6129

6130
	dprintk(1, "\n");
6131
	if (mutex_trylock(&state->ctlock) == 0)
R
Ralph Metzler 已提交
6132 6133 6134 6135 6136
		return -EBUSY;
	SetOperationMode(state, OM_QAM_ITU_A);
	return 0;
}

6137
static int drxk_c_sleep(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
6138
{
6139
	struct drxk_state *state = fe->demodulator_priv;
R
Ralph Metzler 已提交
6140

6141
	dprintk(1, "\n");
R
Ralph Metzler 已提交
6142 6143 6144 6145 6146
	ShutDown(state);
	mutex_unlock(&state->ctlock);
	return 0;
}

6147
static int drxk_gate_ctrl(struct dvb_frontend *fe, int enable)
R
Ralph Metzler 已提交
6148 6149 6150
{
	struct drxk_state *state = fe->demodulator_priv;

6151
	dprintk(1, "%s\n", enable ? "enable" : "disable");
R
Ralph Metzler 已提交
6152 6153 6154
	return ConfigureI2CBridge(state, enable ? true : false);
}

6155 6156
static int drxk_set_parameters(struct dvb_frontend *fe,
			       struct dvb_frontend_parameters *p)
R
Ralph Metzler 已提交
6157 6158 6159 6160
{
	struct drxk_state *state = fe->demodulator_priv;
	u32 IF;

6161
	dprintk(1, "\n");
R
Ralph Metzler 已提交
6162 6163 6164 6165 6166 6167
	if (fe->ops.i2c_gate_ctrl)
		fe->ops.i2c_gate_ctrl(fe, 1);
	if (fe->ops.tuner_ops.set_params)
		fe->ops.tuner_ops.set_params(fe, p);
	if (fe->ops.i2c_gate_ctrl)
		fe->ops.i2c_gate_ctrl(fe, 0);
6168
	state->param = *p;
R
Ralph Metzler 已提交
6169 6170 6171
	fe->ops.tuner_ops.get_frequency(fe, &IF);
	Start(state, 0, IF);

6172
	/* printk(KERN_DEBUG "drxk: %s IF=%d done\n", __func__, IF); */
6173

R
Ralph Metzler 已提交
6174 6175 6176
	return 0;
}

6177 6178
static int drxk_c_get_frontend(struct dvb_frontend *fe,
			       struct dvb_frontend_parameters *p)
R
Ralph Metzler 已提交
6179
{
6180
	dprintk(1, "\n");
R
Ralph Metzler 已提交
6181 6182 6183 6184 6185 6186 6187 6188
	return 0;
}

static int drxk_read_status(struct dvb_frontend *fe, fe_status_t *status)
{
	struct drxk_state *state = fe->demodulator_priv;
	u32 stat;

6189
	dprintk(1, "\n");
6190
	*status = 0;
R
Ralph Metzler 已提交
6191
	GetLockStatus(state, &stat, 0);
6192 6193 6194 6195 6196 6197
	if (stat == MPEG_LOCK)
		*status |= 0x1f;
	if (stat == FEC_LOCK)
		*status |= 0x0f;
	if (stat == DEMOD_LOCK)
		*status |= 0x07;
R
Ralph Metzler 已提交
6198 6199 6200 6201 6202
	return 0;
}

static int drxk_read_ber(struct dvb_frontend *fe, u32 *ber)
{
6203 6204
	dprintk(1, "\n");

6205
	*ber = 0;
R
Ralph Metzler 已提交
6206 6207 6208
	return 0;
}

6209 6210
static int drxk_read_signal_strength(struct dvb_frontend *fe,
				     u16 *strength)
R
Ralph Metzler 已提交
6211 6212 6213 6214
{
	struct drxk_state *state = fe->demodulator_priv;
	u32 val;

6215
	dprintk(1, "\n");
R
Ralph Metzler 已提交
6216
	ReadIFAgc(state, &val);
6217
	*strength = val & 0xffff;
R
Ralph Metzler 已提交
6218 6219 6220 6221 6222 6223 6224 6225
	return 0;
}

static int drxk_read_snr(struct dvb_frontend *fe, u16 *snr)
{
	struct drxk_state *state = fe->demodulator_priv;
	s32 snr2;

6226
	dprintk(1, "\n");
R
Ralph Metzler 已提交
6227
	GetSignalToNoise(state, &snr2);
6228
	*snr = snr2 & 0xffff;
R
Ralph Metzler 已提交
6229 6230 6231 6232 6233 6234 6235 6236
	return 0;
}

static int drxk_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
{
	struct drxk_state *state = fe->demodulator_priv;
	u16 err;

6237
	dprintk(1, "\n");
R
Ralph Metzler 已提交
6238 6239 6240 6241 6242
	DVBTQAMGetAccPktErr(state, &err);
	*ucblocks = (u32) err;
	return 0;
}

6243 6244
static int drxk_c_get_tune_settings(struct dvb_frontend *fe, struct dvb_frontend_tune_settings
				    *sets)
R
Ralph Metzler 已提交
6245
{
6246
	dprintk(1, "\n");
6247 6248 6249
	sets->min_delay_ms = 3000;
	sets->max_drift = 0;
	sets->step_size = 0;
R
Ralph Metzler 已提交
6250 6251 6252
	return 0;
}

6253
static void drxk_t_release(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
6254
{
6255 6256 6257
#if 0
	struct drxk_state *state = fe->demodulator_priv;

6258
	dprintk(1, "\n");
6259 6260
	kfree(state);
#endif
R
Ralph Metzler 已提交
6261 6262
}

6263
static int drxk_t_init(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
6264
{
6265
	struct drxk_state *state = fe->demodulator_priv;
6266 6267

	dprintk(1, "\n");
6268
	if (mutex_trylock(&state->ctlock) == 0)
R
Ralph Metzler 已提交
6269 6270 6271 6272 6273
		return -EBUSY;
	SetOperationMode(state, OM_DVBT);
	return 0;
}

6274
static int drxk_t_sleep(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
6275
{
6276
	struct drxk_state *state = fe->demodulator_priv;
6277 6278

	dprintk(1, "\n");
R
Ralph Metzler 已提交
6279 6280 6281 6282
	mutex_unlock(&state->ctlock);
	return 0;
}

6283 6284
static int drxk_t_get_frontend(struct dvb_frontend *fe,
			       struct dvb_frontend_parameters *p)
R
Ralph Metzler 已提交
6285
{
6286 6287
	dprintk(1, "\n");

R
Ralph Metzler 已提交
6288 6289 6290 6291 6292
	return 0;
}

static struct dvb_frontend_ops drxk_c_ops = {
	.info = {
6293 6294 6295 6296 6297 6298 6299 6300 6301
		 .name = "DRXK DVB-C",
		 .type = FE_QAM,
		 .frequency_stepsize = 62500,
		 .frequency_min = 47000000,
		 .frequency_max = 862000000,
		 .symbol_rate_min = 870000,
		 .symbol_rate_max = 11700000,
		 .caps = FE_CAN_QAM_16 | FE_CAN_QAM_32 | FE_CAN_QAM_64 |
		 FE_CAN_QAM_128 | FE_CAN_QAM_256 | FE_CAN_FEC_AUTO},
R
Ralph Metzler 已提交
6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319
	.release = drxk_c_release,
	.init = drxk_c_init,
	.sleep = drxk_c_sleep,
	.i2c_gate_ctrl = drxk_gate_ctrl,

	.set_frontend = drxk_set_parameters,
	.get_frontend = drxk_c_get_frontend,
	.get_tune_settings = drxk_c_get_tune_settings,

	.read_status = drxk_read_status,
	.read_ber = drxk_read_ber,
	.read_signal_strength = drxk_read_signal_strength,
	.read_snr = drxk_read_snr,
	.read_ucblocks = drxk_read_ucblocks,
};

static struct dvb_frontend_ops drxk_t_ops = {
	.info = {
6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333
		 .name = "DRXK DVB-T",
		 .type = FE_OFDM,
		 .frequency_min = 47125000,
		 .frequency_max = 865000000,
		 .frequency_stepsize = 166667,
		 .frequency_tolerance = 0,
		 .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
		 FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
		 FE_CAN_FEC_AUTO |
		 FE_CAN_QAM_16 | FE_CAN_QAM_64 |
		 FE_CAN_QAM_AUTO |
		 FE_CAN_TRANSMISSION_MODE_AUTO |
		 FE_CAN_GUARD_INTERVAL_AUTO |
		 FE_CAN_HIERARCHY_AUTO | FE_CAN_RECOVER | FE_CAN_MUTE_TS},
R
Ralph Metzler 已提交
6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348
	.release = drxk_t_release,
	.init = drxk_t_init,
	.sleep = drxk_t_sleep,
	.i2c_gate_ctrl = drxk_gate_ctrl,

	.set_frontend = drxk_set_parameters,
	.get_frontend = drxk_t_get_frontend,

	.read_status = drxk_read_status,
	.read_ber = drxk_read_ber,
	.read_signal_strength = drxk_read_signal_strength,
	.read_snr = drxk_read_snr,
	.read_ucblocks = drxk_read_ucblocks,
};

6349 6350
struct dvb_frontend *drxk_attach(const struct drxk_config *config,
				 struct i2c_adapter *i2c,
R
Ralph Metzler 已提交
6351 6352 6353
				 struct dvb_frontend **fe_t)
{
	struct drxk_state *state = NULL;
6354
	u8 adr = config->adr;
R
Ralph Metzler 已提交
6355

6356
	dprintk(1, "\n");
6357
	state = kzalloc(sizeof(struct drxk_state), GFP_KERNEL);
R
Ralph Metzler 已提交
6358 6359 6360
	if (!state)
		return NULL;

6361 6362
	state->i2c = i2c;
	state->demod_address = adr;
6363
	state->single_master = config->single_master;
6364
	state->microcode_name = config->microcode_name;
6365
	state->no_i2c_bridge = config->no_i2c_bridge;
R
Ralph Metzler 已提交
6366 6367 6368 6369

	mutex_init(&state->mutex);
	mutex_init(&state->ctlock);

6370 6371 6372 6373 6374 6375
	memcpy(&state->c_frontend.ops, &drxk_c_ops,
	       sizeof(struct dvb_frontend_ops));
	memcpy(&state->t_frontend.ops, &drxk_t_ops,
	       sizeof(struct dvb_frontend_ops));
	state->c_frontend.demodulator_priv = state;
	state->t_frontend.demodulator_priv = state;
R
Ralph Metzler 已提交
6376 6377

	init_state(state);
6378
	if (init_drxk(state) < 0)
R
Ralph Metzler 已提交
6379 6380 6381 6382 6383
		goto error;
	*fe_t = &state->t_frontend;
	return &state->c_frontend;

error:
6384
	printk(KERN_ERR "drxk: not found\n");
R
Ralph Metzler 已提交
6385 6386 6387
	kfree(state);
	return NULL;
}
6388
EXPORT_SYMBOL(drxk_attach);
R
Ralph Metzler 已提交
6389 6390 6391 6392

MODULE_DESCRIPTION("DRX-K driver");
MODULE_AUTHOR("Ralph Metzler");
MODULE_LICENSE("GPL");