anatop.c 3.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Copyright (C) 2013 Freescale Semiconductor, Inc.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

#include <linux/err.h>
#include <linux/io.h>
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
18
#include "common.h"
19
#include "hardware.h"
20 21 22 23

#define REG_SET		0x4
#define REG_CLR		0x8

24
#define ANADIG_REG_2P5		0x130
25
#define ANADIG_REG_CORE		0x140
26
#define ANADIG_ANA_MISC0	0x150
27 28 29 30
#define ANADIG_USB1_CHRG_DETECT	0x1b0
#define ANADIG_USB2_CHRG_DETECT	0x210
#define ANADIG_DIGPROG		0x260

31
#define BM_ANADIG_REG_2P5_ENABLE_WEAK_LINREG	0x40000
32
#define BM_ANADIG_REG_CORE_FET_ODRIVE		0x20000000
33
#define BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG	0x1000
34 35 36 37 38
#define BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B	0x80000
#define BM_ANADIG_USB_CHRG_DETECT_EN_B		0x100000

static struct regmap *anatop;

39 40 41 42 43 44 45 46 47 48 49 50 51
static void imx_anatop_enable_weak2p5(bool enable)
{
	u32 reg, val;

	regmap_read(anatop, ANADIG_ANA_MISC0, &val);

	/* can only be enabled when stop_mode_config is clear. */
	reg = ANADIG_REG_2P5;
	reg += (enable && (val & BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG) == 0) ?
		REG_SET : REG_CLR;
	regmap_write(anatop, reg, BM_ANADIG_REG_2P5_ENABLE_WEAK_LINREG);
}

52 53 54 55 56 57 58 59
static void imx_anatop_enable_fet_odrive(bool enable)
{
	regmap_write(anatop, ANADIG_REG_CORE + (enable ? REG_SET : REG_CLR),
		BM_ANADIG_REG_CORE_FET_ODRIVE);
}

void imx_anatop_pre_suspend(void)
{
60
	imx_anatop_enable_weak2p5(true);
61 62 63 64 65 66
	imx_anatop_enable_fet_odrive(true);
}

void imx_anatop_post_resume(void)
{
	imx_anatop_enable_fet_odrive(false);
67
	imx_anatop_enable_weak2p5(false);
68 69
}

70
static void imx_anatop_usb_chrg_detect_disable(void)
71 72 73 74 75 76 77 78 79
{
	regmap_write(anatop, ANADIG_USB1_CHRG_DETECT,
		BM_ANADIG_USB_CHRG_DETECT_EN_B
		| BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
	regmap_write(anatop, ANADIG_USB2_CHRG_DETECT,
		BM_ANADIG_USB_CHRG_DETECT_EN_B |
		BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
}

80
void __init imx_init_revision_from_anatop(void)
81
{
82 83
	struct device_node *np;
	void __iomem *anatop_base;
84 85
	unsigned int revision;
	u32 digprog;
86 87 88 89 90

	np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
	anatop_base = of_iomap(np, 0);
	WARN_ON(!anatop_base);
	digprog = readl_relaxed(anatop_base + ANADIG_DIGPROG);
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
	iounmap(anatop_base);

	switch (digprog & 0xff) {
	case 0:
		revision = IMX_CHIP_REVISION_1_0;
		break;
	case 1:
		revision = IMX_CHIP_REVISION_1_1;
		break;
	case 2:
		revision = IMX_CHIP_REVISION_1_2;
		break;
	default:
		revision = IMX_CHIP_REVISION_UNKNOWN;
	}
106

107 108
	mxc_set_cpu_type(digprog >> 16 & 0xff);
	imx_set_soc_revision(revision);
109 110 111 112 113 114 115 116 117
}

void __init imx_anatop_init(void)
{
	anatop = syscon_regmap_lookup_by_compatible("fsl,imx6q-anatop");
	if (IS_ERR(anatop)) {
		pr_err("%s: failed to find imx6q-anatop regmap!\n", __func__);
		return;
	}
118 119

	imx_anatop_usb_chrg_detect_disable();
120
}