port.c 25.2 KB
Newer Older
1 2 3 4 5
/*
 * Marvell 88E6xxx Switch Port Registers support
 *
 * Copyright (c) 2008 Marvell Semiconductor
 *
V
Vivien Didelot 已提交
6 7
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
8 9 10 11 12 13 14
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

15
#include <linux/bitfield.h>
16
#include <linux/if_bridge.h>
17
#include <linux/phy.h>
18
#include <linux/phylink.h>
19 20

#include "chip.h"
21
#include "port.h"
22
#include "serdes.h"
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38

int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port, int reg,
			u16 *val)
{
	int addr = chip->info->port_base_addr + port;

	return mv88e6xxx_read(chip, addr, reg, val);
}

int mv88e6xxx_port_write(struct mv88e6xxx_chip *chip, int port, int reg,
			 u16 val)
{
	int addr = chip->info->port_base_addr + port;

	return mv88e6xxx_write(chip, addr, reg, val);
}
39

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/* Offset 0x00: MAC (or PCS or Physical) Status Register
 *
 * For most devices, this is read only. However the 6185 has the MyPause
 * bit read/write.
 */
int mv88e6185_port_set_pause(struct mv88e6xxx_chip *chip, int port,
			     int pause)
{
	u16 reg;
	int err;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
	if (err)
		return err;

	if (pause)
		reg |= MV88E6XXX_PORT_STS_MY_PAUSE;
	else
		reg &= ~MV88E6XXX_PORT_STS_MY_PAUSE;

	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_STS, reg);
}

63 64 65
/* Offset 0x01: MAC (or PCS or Physical) Control Register
 *
 * Link, Duplex and Flow Control have one force bit, one value bit.
66 67 68 69
 *
 * For port's MAC speed, ForceSpd (or SpdValue) bits 1:0 program the value.
 * Alternative values require the 200BASE (or AltSpeed) bit 12 set.
 * Newer chips need a ForcedSpd bit 13 set to consider the value.
70 71
 */

72 73 74 75 76 77
static int mv88e6xxx_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
					  phy_interface_t mode)
{
	u16 reg;
	int err;

78
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
79 80 81
	if (err)
		return err;

82 83
	reg &= ~(MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK |
		 MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK);
84 85 86

	switch (mode) {
	case PHY_INTERFACE_MODE_RGMII_RXID:
87
		reg |= MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK;
88 89
		break;
	case PHY_INTERFACE_MODE_RGMII_TXID:
90
		reg |= MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK;
91 92
		break;
	case PHY_INTERFACE_MODE_RGMII_ID:
93 94
		reg |= MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK |
			MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK;
95
		break;
96
	case PHY_INTERFACE_MODE_RGMII:
97
		break;
98 99
	default:
		return 0;
100 101
	}

102
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
103 104 105
	if (err)
		return err;

106
	dev_dbg(chip->dev, "p%d: delay RXCLK %s, TXCLK %s\n", port,
107 108
		reg & MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK ? "yes" : "no",
		reg & MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK ? "yes" : "no");
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130

	return 0;
}

int mv88e6352_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
				   phy_interface_t mode)
{
	if (port < 5)
		return -EOPNOTSUPP;

	return mv88e6xxx_port_set_rgmii_delay(chip, port, mode);
}

int mv88e6390_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
				   phy_interface_t mode)
{
	if (port != 0)
		return -EOPNOTSUPP;

	return mv88e6xxx_port_set_rgmii_delay(chip, port, mode);
}

131 132 133 134 135
int mv88e6xxx_port_set_link(struct mv88e6xxx_chip *chip, int port, int link)
{
	u16 reg;
	int err;

136
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
137 138 139
	if (err)
		return err;

140 141
	reg &= ~(MV88E6XXX_PORT_MAC_CTL_FORCE_LINK |
		 MV88E6XXX_PORT_MAC_CTL_LINK_UP);
142 143 144

	switch (link) {
	case LINK_FORCED_DOWN:
145
		reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_LINK;
146 147
		break;
	case LINK_FORCED_UP:
148 149
		reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_LINK |
			MV88E6XXX_PORT_MAC_CTL_LINK_UP;
150 151 152 153 154 155 156 157
		break;
	case LINK_UNFORCED:
		/* normal link detection */
		break;
	default:
		return -EINVAL;
	}

158
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
159 160 161
	if (err)
		return err;

162
	dev_dbg(chip->dev, "p%d: %s link %s\n", port,
163 164
		reg & MV88E6XXX_PORT_MAC_CTL_FORCE_LINK ? "Force" : "Unforce",
		reg & MV88E6XXX_PORT_MAC_CTL_LINK_UP ? "up" : "down");
165 166 167 168

	return 0;
}

169 170 171 172 173
int mv88e6xxx_port_set_duplex(struct mv88e6xxx_chip *chip, int port, int dup)
{
	u16 reg;
	int err;

174
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
175 176 177
	if (err)
		return err;

178 179
	reg &= ~(MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX |
		 MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL);
180 181 182

	switch (dup) {
	case DUPLEX_HALF:
183
		reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX;
184 185
		break;
	case DUPLEX_FULL:
186 187
		reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX |
			MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL;
188 189 190 191 192 193 194 195
		break;
	case DUPLEX_UNFORCED:
		/* normal duplex detection */
		break;
	default:
		return -EINVAL;
	}

196
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
197 198 199
	if (err)
		return err;

200
	dev_dbg(chip->dev, "p%d: %s %s duplex\n", port,
201 202
		reg & MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX ? "Force" : "Unforce",
		reg & MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL ? "full" : "half");
203 204 205 206

	return 0;
}

207 208 209 210 211 212 213 214
static int mv88e6xxx_port_set_speed(struct mv88e6xxx_chip *chip, int port,
				    int speed, bool alt_bit, bool force_bit)
{
	u16 reg, ctrl;
	int err;

	switch (speed) {
	case 10:
215
		ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_10;
216 217
		break;
	case 100:
218
		ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_100;
219 220 221
		break;
	case 200:
		if (alt_bit)
222 223
			ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_100 |
				MV88E6390_PORT_MAC_CTL_ALTSPEED;
224
		else
225
			ctrl = MV88E6065_PORT_MAC_CTL_SPEED_200;
226 227
		break;
	case 1000:
228
		ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_1000;
229 230
		break;
	case 2500:
231 232
		ctrl = MV88E6390_PORT_MAC_CTL_SPEED_10000 |
			MV88E6390_PORT_MAC_CTL_ALTSPEED;
233 234 235 236
		break;
	case 10000:
		/* all bits set, fall through... */
	case SPEED_UNFORCED:
237
		ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_UNFORCED;
238 239 240 241 242
		break;
	default:
		return -EOPNOTSUPP;
	}

243
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
244 245 246
	if (err)
		return err;

247
	reg &= ~MV88E6XXX_PORT_MAC_CTL_SPEED_MASK;
248
	if (alt_bit)
249
		reg &= ~MV88E6390_PORT_MAC_CTL_ALTSPEED;
250
	if (force_bit) {
251
		reg &= ~MV88E6390_PORT_MAC_CTL_FORCE_SPEED;
252
		if (speed != SPEED_UNFORCED)
253
			ctrl |= MV88E6390_PORT_MAC_CTL_FORCE_SPEED;
254 255 256
	}
	reg |= ctrl;

257
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
258 259 260 261
	if (err)
		return err;

	if (speed)
262
		dev_dbg(chip->dev, "p%d: Speed set to %d Mbps\n", port, speed);
263
	else
264
		dev_dbg(chip->dev, "p%d: Speed unforced\n", port);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341

	return 0;
}

/* Support 10, 100, 200 Mbps (e.g. 88E6065 family) */
int mv88e6065_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
{
	if (speed == SPEED_MAX)
		speed = 200;

	if (speed > 200)
		return -EOPNOTSUPP;

	/* Setting 200 Mbps on port 0 to 3 selects 100 Mbps */
	return mv88e6xxx_port_set_speed(chip, port, speed, false, false);
}

/* Support 10, 100, 1000 Mbps (e.g. 88E6185 family) */
int mv88e6185_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
{
	if (speed == SPEED_MAX)
		speed = 1000;

	if (speed == 200 || speed > 1000)
		return -EOPNOTSUPP;

	return mv88e6xxx_port_set_speed(chip, port, speed, false, false);
}

/* Support 10, 100, 200, 1000 Mbps (e.g. 88E6352 family) */
int mv88e6352_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
{
	if (speed == SPEED_MAX)
		speed = 1000;

	if (speed > 1000)
		return -EOPNOTSUPP;

	if (speed == 200 && port < 5)
		return -EOPNOTSUPP;

	return mv88e6xxx_port_set_speed(chip, port, speed, true, false);
}

/* Support 10, 100, 200, 1000, 2500 Mbps (e.g. 88E6390) */
int mv88e6390_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
{
	if (speed == SPEED_MAX)
		speed = port < 9 ? 1000 : 2500;

	if (speed > 2500)
		return -EOPNOTSUPP;

	if (speed == 200 && port != 0)
		return -EOPNOTSUPP;

	if (speed == 2500 && port < 9)
		return -EOPNOTSUPP;

	return mv88e6xxx_port_set_speed(chip, port, speed, true, true);
}

/* Support 10, 100, 200, 1000, 2500, 10000 Mbps (e.g. 88E6190X) */
int mv88e6390x_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
{
	if (speed == SPEED_MAX)
		speed = port < 9 ? 1000 : 10000;

	if (speed == 200 && port != 0)
		return -EOPNOTSUPP;

	if (speed >= 2500 && port < 9)
		return -EOPNOTSUPP;

	return mv88e6xxx_port_set_speed(chip, port, speed, true, true);
}

342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
int mv88e6390x_port_set_cmode(struct mv88e6xxx_chip *chip, int port,
			      phy_interface_t mode)
{
	u16 reg;
	u16 cmode;
	int err;

	if (mode == PHY_INTERFACE_MODE_NA)
		return 0;

	if (port != 9 && port != 10)
		return -EOPNOTSUPP;

	switch (mode) {
	case PHY_INTERFACE_MODE_1000BASEX:
357
		cmode = MV88E6XXX_PORT_STS_CMODE_1000BASE_X;
358 359
		break;
	case PHY_INTERFACE_MODE_SGMII:
360
		cmode = MV88E6XXX_PORT_STS_CMODE_SGMII;
361 362
		break;
	case PHY_INTERFACE_MODE_2500BASEX:
363
		cmode = MV88E6XXX_PORT_STS_CMODE_2500BASEX;
364 365
		break;
	case PHY_INTERFACE_MODE_XGMII:
366
	case PHY_INTERFACE_MODE_XAUI:
367
		cmode = MV88E6XXX_PORT_STS_CMODE_XAUI;
368 369
		break;
	case PHY_INTERFACE_MODE_RXAUI:
370
		cmode = MV88E6XXX_PORT_STS_CMODE_RXAUI;
371 372 373 374 375
		break;
	default:
		cmode = 0;
	}

376 377 378 379
	err = mv88e6390_serdes_power(chip, port, false);
	if (err)
		return err;

380
	if (cmode) {
381
		err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
382 383 384
		if (err)
			return err;

385
		reg &= ~MV88E6XXX_PORT_STS_CMODE_MASK;
386 387
		reg |= cmode;

388
		err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_STS, reg);
389 390
		if (err)
			return err;
391 392 393 394

		err = mv88e6390_serdes_power(chip, port, true);
		if (err)
			return err;
395 396
	}

397 398
	chip->ports[port].cmode = cmode;

399 400 401
	return 0;
}

402
int mv88e6185_port_get_cmode(struct mv88e6xxx_chip *chip, int port, u8 *cmode)
403 404 405 406 407 408 409 410
{
	int err;
	u16 reg;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
	if (err)
		return err;

411 412 413
	*cmode = reg & MV88E6185_PORT_STS_CMODE_MASK;

	return 0;
414 415
}

416
int mv88e6352_port_get_cmode(struct mv88e6xxx_chip *chip, int port, u8 *cmode)
417 418 419 420
{
	int err;
	u16 reg;

421
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
422 423 424
	if (err)
		return err;

425
	*cmode = reg & MV88E6XXX_PORT_STS_CMODE_MASK;
426 427 428 429

	return 0;
}

430
int mv88e6352_port_link_state(struct mv88e6xxx_chip *chip, int port,
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
			      struct phylink_link_state *state)
{
	int err;
	u16 reg;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
	if (err)
		return err;

	switch (reg & MV88E6XXX_PORT_STS_SPEED_MASK) {
	case MV88E6XXX_PORT_STS_SPEED_10:
		state->speed = SPEED_10;
		break;
	case MV88E6XXX_PORT_STS_SPEED_100:
		state->speed = SPEED_100;
		break;
	case MV88E6XXX_PORT_STS_SPEED_1000:
		state->speed = SPEED_1000;
		break;
	case MV88E6XXX_PORT_STS_SPEED_10000:
451
		if ((reg & MV88E6XXX_PORT_STS_CMODE_MASK) ==
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
		    MV88E6XXX_PORT_STS_CMODE_2500BASEX)
			state->speed = SPEED_2500;
		else
			state->speed = SPEED_10000;
		break;
	}

	state->duplex = reg & MV88E6XXX_PORT_STS_DUPLEX ?
			DUPLEX_FULL : DUPLEX_HALF;
	state->link = !!(reg & MV88E6XXX_PORT_STS_LINK);
	state->an_enabled = 1;
	state->an_complete = state->link;

	return 0;
}

468 469 470 471
int mv88e6185_port_link_state(struct mv88e6xxx_chip *chip, int port,
			      struct phylink_link_state *state)
{
	if (state->interface == PHY_INTERFACE_MODE_1000BASEX) {
472
		u8 cmode = chip->ports[port].cmode;
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503

		/* When a port is in "Cross-chip serdes" mode, it uses
		 * 1000Base-X full duplex mode, but there is no automatic
		 * link detection. Use the sync OK status for link (as it
		 * would do for 1000Base-X mode.)
		 */
		if (cmode == MV88E6185_PORT_STS_CMODE_SERDES) {
			u16 mac;
			int err;

			err = mv88e6xxx_port_read(chip, port,
						  MV88E6XXX_PORT_MAC_CTL, &mac);
			if (err)
				return err;

			state->link = !!(mac & MV88E6185_PORT_MAC_CTL_SYNC_OK);
			state->an_enabled = 1;
			state->an_complete =
				!!(mac & MV88E6185_PORT_MAC_CTL_AN_DONE);
			state->duplex =
				state->link ? DUPLEX_FULL : DUPLEX_UNKNOWN;
			state->speed =
				state->link ? SPEED_1000 : SPEED_UNKNOWN;

			return 0;
		}
	}

	return mv88e6352_port_link_state(chip, port, state);
}

504
/* Offset 0x02: Jamming Control
505 506 507 508 509
 *
 * Do not limit the period of time that this port can be paused for by
 * the remote end or the period of time that this port can pause the
 * remote end.
 */
510 511
int mv88e6097_port_pause_limit(struct mv88e6xxx_chip *chip, int port, u8 in,
			       u8 out)
512
{
513 514
	return mv88e6xxx_port_write(chip, port, MV88E6097_PORT_JAM_CTL,
				    out << 8 | in);
515 516
}

517 518
int mv88e6390_port_pause_limit(struct mv88e6xxx_chip *chip, int port, u8 in,
			       u8 out)
519 520 521
{
	int err;

522 523 524
	err = mv88e6xxx_port_write(chip, port, MV88E6390_PORT_FLOW_CTL,
				   MV88E6390_PORT_FLOW_CTL_UPDATE |
				   MV88E6390_PORT_FLOW_CTL_LIMIT_IN | in);
525 526 527
	if (err)
		return err;

528 529 530
	return mv88e6xxx_port_write(chip, port, MV88E6390_PORT_FLOW_CTL,
				    MV88E6390_PORT_FLOW_CTL_UPDATE |
				    MV88E6390_PORT_FLOW_CTL_LIMIT_OUT | out);
531 532
}

533 534 535
/* Offset 0x04: Port Control Register */

static const char * const mv88e6xxx_port_state_names[] = {
536 537 538 539
	[MV88E6XXX_PORT_CTL0_STATE_DISABLED] = "Disabled",
	[MV88E6XXX_PORT_CTL0_STATE_BLOCKING] = "Blocking/Listening",
	[MV88E6XXX_PORT_CTL0_STATE_LEARNING] = "Learning",
	[MV88E6XXX_PORT_CTL0_STATE_FORWARDING] = "Forwarding",
540 541 542 543 544 545 546
};

int mv88e6xxx_port_set_state(struct mv88e6xxx_chip *chip, int port, u8 state)
{
	u16 reg;
	int err;

547
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
548 549 550
	if (err)
		return err;

551
	reg &= ~MV88E6XXX_PORT_CTL0_STATE_MASK;
552 553 554

	switch (state) {
	case BR_STATE_DISABLED:
555
		state = MV88E6XXX_PORT_CTL0_STATE_DISABLED;
556 557 558
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
559
		state = MV88E6XXX_PORT_CTL0_STATE_BLOCKING;
560 561
		break;
	case BR_STATE_LEARNING:
562
		state = MV88E6XXX_PORT_CTL0_STATE_LEARNING;
563 564
		break;
	case BR_STATE_FORWARDING:
565
		state = MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
566 567 568 569 570
		break;
	default:
		return -EINVAL;
	}

571 572
	reg |= state;

573
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
574 575 576
	if (err)
		return err;

577 578
	dev_dbg(chip->dev, "p%d: PortState set to %s\n", port,
		mv88e6xxx_port_state_names[state]);
579 580 581

	return 0;
}
582

583
int mv88e6xxx_port_set_egress_mode(struct mv88e6xxx_chip *chip, int port,
584
				   enum mv88e6xxx_egress_mode mode)
585 586 587 588
{
	int err;
	u16 reg;

589
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
590 591 592
	if (err)
		return err;

593
	reg &= ~MV88E6XXX_PORT_CTL0_EGRESS_MODE_MASK;
594 595 596

	switch (mode) {
	case MV88E6XXX_EGRESS_MODE_UNMODIFIED:
597
		reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_UNMODIFIED;
598 599
		break;
	case MV88E6XXX_EGRESS_MODE_UNTAGGED:
600
		reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_UNTAGGED;
601 602
		break;
	case MV88E6XXX_EGRESS_MODE_TAGGED:
603
		reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_TAGGED;
604 605
		break;
	case MV88E6XXX_EGRESS_MODE_ETHERTYPE:
606
		reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_ETHER_TYPE_DSA;
607 608 609 610
		break;
	default:
		return -EINVAL;
	}
611

612
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
613 614 615 616 617 618 619 620
}

int mv88e6085_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
				  enum mv88e6xxx_frame_mode mode)
{
	int err;
	u16 reg;

621
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
622 623 624
	if (err)
		return err;

625
	reg &= ~MV88E6XXX_PORT_CTL0_FRAME_MODE_MASK;
626 627 628

	switch (mode) {
	case MV88E6XXX_FRAME_MODE_NORMAL:
629
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_NORMAL;
630 631
		break;
	case MV88E6XXX_FRAME_MODE_DSA:
632
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_DSA;
633 634 635 636 637
		break;
	default:
		return -EINVAL;
	}

638
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
639 640 641 642 643 644 645 646
}

int mv88e6351_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
				  enum mv88e6xxx_frame_mode mode)
{
	int err;
	u16 reg;

647
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
648 649 650
	if (err)
		return err;

651
	reg &= ~MV88E6XXX_PORT_CTL0_FRAME_MODE_MASK;
652 653 654

	switch (mode) {
	case MV88E6XXX_FRAME_MODE_NORMAL:
655
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_NORMAL;
656 657
		break;
	case MV88E6XXX_FRAME_MODE_DSA:
658
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_DSA;
659 660
		break;
	case MV88E6XXX_FRAME_MODE_PROVIDER:
661
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_PROVIDER;
662 663
		break;
	case MV88E6XXX_FRAME_MODE_ETHERTYPE:
664
		reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_ETHER_TYPE_DSA;
665 666 667 668 669
		break;
	default:
		return -EINVAL;
	}

670
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
671 672
}

673 674
static int mv88e6185_port_set_forward_unknown(struct mv88e6xxx_chip *chip,
					      int port, bool unicast)
675 676 677 678
{
	int err;
	u16 reg;

679
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
680 681 682
	if (err)
		return err;

683
	if (unicast)
684
		reg |= MV88E6185_PORT_CTL0_FORWARD_UNKNOWN;
685
	else
686
		reg &= ~MV88E6185_PORT_CTL0_FORWARD_UNKNOWN;
687

688
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
689 690
}

691 692
int mv88e6352_port_set_egress_floods(struct mv88e6xxx_chip *chip, int port,
				     bool unicast, bool multicast)
693 694 695 696
{
	int err;
	u16 reg;

697
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
698 699 700
	if (err)
		return err;

701
	reg &= ~MV88E6352_PORT_CTL0_EGRESS_FLOODS_MASK;
702 703

	if (unicast && multicast)
704
		reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_ALL_UNKNOWN_DA;
705
	else if (unicast)
706
		reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_NO_UNKNOWN_MC_DA;
707
	else if (multicast)
708
		reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_NO_UNKNOWN_UC_DA;
709
	else
710
		reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_NO_UNKNOWN_DA;
711

712
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
713 714
}

715 716
/* Offset 0x05: Port Control 1 */

717 718 719 720 721 722
int mv88e6xxx_port_set_message_port(struct mv88e6xxx_chip *chip, int port,
				    bool message_port)
{
	u16 val;
	int err;

723
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1, &val);
724 725 726 727
	if (err)
		return err;

	if (message_port)
728
		val |= MV88E6XXX_PORT_CTL1_MESSAGE_PORT;
729
	else
730
		val &= ~MV88E6XXX_PORT_CTL1_MESSAGE_PORT;
731

732
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL1, val);
733 734
}

735 736 737 738
/* Offset 0x06: Port Based VLAN Map */

int mv88e6xxx_port_set_vlan_map(struct mv88e6xxx_chip *chip, int port, u16 map)
{
739
	const u16 mask = mv88e6xxx_port_mask(chip);
740 741 742
	u16 reg;
	int err;

743
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_BASE_VLAN, &reg);
744 745 746 747 748 749
	if (err)
		return err;

	reg &= ~mask;
	reg |= map & mask;

750
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_BASE_VLAN, reg);
751 752 753
	if (err)
		return err;

754
	dev_dbg(chip->dev, "p%d: VLANTable set to %.3x\n", port, map);
755 756 757

	return 0;
}
758 759 760 761 762 763 764 765

int mv88e6xxx_port_get_fid(struct mv88e6xxx_chip *chip, int port, u16 *fid)
{
	const u16 upper_mask = (mv88e6xxx_num_databases(chip) - 1) >> 4;
	u16 reg;
	int err;

	/* Port's default FID lower 4 bits are located in reg 0x06, offset 12 */
766
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_BASE_VLAN, &reg);
767 768 769 770 771 772 773
	if (err)
		return err;

	*fid = (reg & 0xf000) >> 12;

	/* Port's default FID upper bits are located in reg 0x05, offset 0 */
	if (upper_mask) {
774 775
		err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1,
					  &reg);
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
		if (err)
			return err;

		*fid |= (reg & upper_mask) << 4;
	}

	return 0;
}

int mv88e6xxx_port_set_fid(struct mv88e6xxx_chip *chip, int port, u16 fid)
{
	const u16 upper_mask = (mv88e6xxx_num_databases(chip) - 1) >> 4;
	u16 reg;
	int err;

	if (fid >= mv88e6xxx_num_databases(chip))
		return -EINVAL;

	/* Port's default FID lower 4 bits are located in reg 0x06, offset 12 */
795
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_BASE_VLAN, &reg);
796 797 798 799 800 801
	if (err)
		return err;

	reg &= 0x0fff;
	reg |= (fid & 0x000f) << 12;

802
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_BASE_VLAN, reg);
803 804 805 806 807
	if (err)
		return err;

	/* Port's default FID upper bits are located in reg 0x05, offset 0 */
	if (upper_mask) {
808 809
		err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1,
					  &reg);
810 811 812 813 814 815
		if (err)
			return err;

		reg &= ~upper_mask;
		reg |= (fid >> 4) & upper_mask;

816 817
		err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL1,
					   reg);
818 819 820 821
		if (err)
			return err;
	}

822
	dev_dbg(chip->dev, "p%d: FID set to %u\n", port, fid);
823 824 825

	return 0;
}
826 827 828 829 830 831 832 833

/* Offset 0x07: Default Port VLAN ID & Priority */

int mv88e6xxx_port_get_pvid(struct mv88e6xxx_chip *chip, int port, u16 *pvid)
{
	u16 reg;
	int err;

834 835
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN,
				  &reg);
836 837 838
	if (err)
		return err;

839
	*pvid = reg & MV88E6XXX_PORT_DEFAULT_VLAN_MASK;
840 841 842 843 844 845 846 847 848

	return 0;
}

int mv88e6xxx_port_set_pvid(struct mv88e6xxx_chip *chip, int port, u16 pvid)
{
	u16 reg;
	int err;

849 850
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN,
				  &reg);
851 852 853
	if (err)
		return err;

854 855
	reg &= ~MV88E6XXX_PORT_DEFAULT_VLAN_MASK;
	reg |= pvid & MV88E6XXX_PORT_DEFAULT_VLAN_MASK;
856

857 858
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN,
				   reg);
859 860 861
	if (err)
		return err;

862
	dev_dbg(chip->dev, "p%d: DefaultVID set to %u\n", port, pvid);
863 864 865

	return 0;
}
866 867 868 869

/* Offset 0x08: Port Control 2 Register */

static const char * const mv88e6xxx_port_8021q_mode_names[] = {
870 871 872 873
	[MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED] = "Disabled",
	[MV88E6XXX_PORT_CTL2_8021Q_MODE_FALLBACK] = "Fallback",
	[MV88E6XXX_PORT_CTL2_8021Q_MODE_CHECK] = "Check",
	[MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE] = "Secure",
874 875
};

876 877
static int mv88e6185_port_set_default_forward(struct mv88e6xxx_chip *chip,
					      int port, bool multicast)
878 879 880 881
{
	int err;
	u16 reg;

882
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
883 884 885
	if (err)
		return err;

886
	if (multicast)
887
		reg |= MV88E6XXX_PORT_CTL2_DEFAULT_FORWARD;
888
	else
889
		reg &= ~MV88E6XXX_PORT_CTL2_DEFAULT_FORWARD;
890

891
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
892 893
}

894 895 896 897 898 899 900 901 902 903 904 905
int mv88e6185_port_set_egress_floods(struct mv88e6xxx_chip *chip, int port,
				     bool unicast, bool multicast)
{
	int err;

	err = mv88e6185_port_set_forward_unknown(chip, port, unicast);
	if (err)
		return err;

	return mv88e6185_port_set_default_forward(chip, port, multicast);
}

906 907 908 909 910 911
int mv88e6095_port_set_upstream_port(struct mv88e6xxx_chip *chip, int port,
				     int upstream_port)
{
	int err;
	u16 reg;

912
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
913 914 915
	if (err)
		return err;

916
	reg &= ~MV88E6095_PORT_CTL2_CPU_PORT_MASK;
917 918
	reg |= upstream_port;

919
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
920 921
}

922 923 924 925 926 927
int mv88e6xxx_port_set_8021q_mode(struct mv88e6xxx_chip *chip, int port,
				  u16 mode)
{
	u16 reg;
	int err;

928
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
929 930 931
	if (err)
		return err;

932 933
	reg &= ~MV88E6XXX_PORT_CTL2_8021Q_MODE_MASK;
	reg |= mode & MV88E6XXX_PORT_CTL2_8021Q_MODE_MASK;
934

935
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
936 937 938
	if (err)
		return err;

939 940
	dev_dbg(chip->dev, "p%d: 802.1QMode set to %s\n", port,
		mv88e6xxx_port_8021q_mode_names[mode]);
941 942 943

	return 0;
}
944

945 946 947 948 949
int mv88e6xxx_port_set_map_da(struct mv88e6xxx_chip *chip, int port)
{
	u16 reg;
	int err;

950
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
951 952 953
	if (err)
		return err;

954
	reg |= MV88E6XXX_PORT_CTL2_MAP_DA;
955

956
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
957 958
}

959 960
int mv88e6165_port_set_jumbo_size(struct mv88e6xxx_chip *chip, int port,
				  size_t size)
961 962 963 964
{
	u16 reg;
	int err;

965
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
966 967 968
	if (err)
		return err;

969
	reg &= ~MV88E6XXX_PORT_CTL2_JUMBO_MODE_MASK;
970 971

	if (size <= 1522)
972
		reg |= MV88E6XXX_PORT_CTL2_JUMBO_MODE_1522;
973
	else if (size <= 2048)
974
		reg |= MV88E6XXX_PORT_CTL2_JUMBO_MODE_2048;
975
	else if (size <= 10240)
976
		reg |= MV88E6XXX_PORT_CTL2_JUMBO_MODE_10240;
977 978
	else
		return -ERANGE;
979

980
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
981 982
}

983 984 985 986
/* Offset 0x09: Port Rate Control */

int mv88e6095_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port)
{
987 988
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL1,
				    0x0000);
989 990 991 992
}

int mv88e6097_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port)
{
993 994
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL1,
				    0x0001);
995 996
}

997 998 999 1000
/* Offset 0x0C: Port ATU Control */

int mv88e6xxx_port_disable_learn_limit(struct mv88e6xxx_chip *chip, int port)
{
1001
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ATU_CTL, 0);
1002 1003
}

1004 1005 1006 1007
/* Offset 0x0D: (Priority) Override Register */

int mv88e6xxx_port_disable_pri_override(struct mv88e6xxx_chip *chip, int port)
{
1008
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_PRI_OVERRIDE, 0);
1009 1010
}

1011 1012 1013 1014 1015
/* Offset 0x0f: Port Ether type */

int mv88e6351_port_set_ether_type(struct mv88e6xxx_chip *chip, int port,
				  u16 etype)
{
1016
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ETH_TYPE, etype);
1017 1018
}

1019 1020 1021 1022 1023 1024 1025 1026 1027
/* Offset 0x18: Port IEEE Priority Remapping Registers [0-3]
 * Offset 0x19: Port IEEE Priority Remapping Registers [4-7]
 */

int mv88e6095_port_tag_remap(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	/* Use a direct priority mapping for all IEEE tagged frames */
1028 1029 1030
	err = mv88e6xxx_port_write(chip, port,
				   MV88E6095_PORT_IEEE_PRIO_REMAP_0123,
				   0x3210);
1031 1032 1033
	if (err)
		return err;

1034 1035 1036
	return mv88e6xxx_port_write(chip, port,
				    MV88E6095_PORT_IEEE_PRIO_REMAP_4567,
				    0x7654);
1037 1038 1039
}

static int mv88e6xxx_port_ieeepmt_write(struct mv88e6xxx_chip *chip,
1040
					int port, u16 table, u8 ptr, u16 data)
1041 1042 1043
{
	u16 reg;

1044 1045 1046
	reg = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_UPDATE | table |
		(ptr << __bf_shf(MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_PTR_MASK)) |
		(data & MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_DATA_MASK);
1047

1048 1049
	return mv88e6xxx_port_write(chip, port,
				    MV88E6390_PORT_IEEE_PRIO_MAP_TABLE, reg);
1050 1051 1052 1053 1054
}

int mv88e6390_port_tag_remap(struct mv88e6xxx_chip *chip, int port)
{
	int err, i;
1055
	u16 table;
1056 1057

	for (i = 0; i <= 7; i++) {
1058 1059 1060
		table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_INGRESS_PCP;
		err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i,
						   (i | i << 4));
1061 1062 1063
		if (err)
			return err;

1064 1065
		table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_PCP;
		err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i, i);
1066 1067 1068
		if (err)
			return err;

1069 1070
		table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_PCP;
		err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i, i);
1071 1072 1073
		if (err)
			return err;

1074 1075
		table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_PCP;
		err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i, i);
1076 1077 1078 1079 1080 1081
		if (err)
			return err;
	}

	return 0;
}