glacier.dts 15.7 KB
Newer Older
1 2 3
/*
 * Device Tree Source for AMCC Glacier (460GT)
 *
S
Stefan Roese 已提交
4
 * Copyright 2008-2010 DENX Software Engineering, Stefan Roese <sr@denx.de>
5 6 7 8 9 10
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without
 * any warranty of any kind, whether express or implied.
 */

11 12
/dts-v1/;

13 14 15 16
/ {
	#address-cells = <2>;
	#size-cells = <1>;
	model = "amcc,glacier";
17
	compatible = "amcc,glacier";
18
	dcr-parent = <&{/cpus/cpu@0}>;
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35

	aliases {
		ethernet0 = &EMAC0;
		ethernet1 = &EMAC1;
		ethernet2 = &EMAC2;
		ethernet3 = &EMAC3;
		serial0 = &UART0;
		serial1 = &UART1;
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			model = "PowerPC,460GT";
36
			reg = <0x00000000>;
37 38
			clock-frequency = <0>; /* Filled in by U-Boot */
			timebase-frequency = <0>; /* Filled in by U-Boot */
39 40 41 42
			i-cache-line-size = <32>;
			d-cache-line-size = <32>;
			i-cache-size = <32768>;
			d-cache-size = <32768>;
43 44
			dcr-controller;
			dcr-access-method = "native";
S
Stefan Roese 已提交
45
			next-level-cache = <&L2C0>;
46 47 48 49 50
		};
	};

	memory {
		device_type = "memory";
51
		reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
52 53 54 55 56 57
	};

	UIC0: interrupt-controller0 {
		compatible = "ibm,uic-460gt","ibm,uic";
		interrupt-controller;
		cell-index = <0>;
58
		dcr-reg = <0x0c0 0x009>;
59 60 61 62 63 64 65 66 67
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
	};

	UIC1: interrupt-controller1 {
		compatible = "ibm,uic-460gt","ibm,uic";
		interrupt-controller;
		cell-index = <1>;
68
		dcr-reg = <0x0d0 0x009>;
69 70 71
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
72
		interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
73 74 75 76 77 78 79
		interrupt-parent = <&UIC0>;
	};

	UIC2: interrupt-controller2 {
		compatible = "ibm,uic-460gt","ibm,uic";
		interrupt-controller;
		cell-index = <2>;
80
		dcr-reg = <0x0e0 0x009>;
81 82 83
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
84
		interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
85 86 87 88 89 90 91
		interrupt-parent = <&UIC0>;
	};

	UIC3: interrupt-controller3 {
		compatible = "ibm,uic-460gt","ibm,uic";
		interrupt-controller;
		cell-index = <3>;
92
		dcr-reg = <0x0f0 0x009>;
93 94 95
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
96
		interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
97 98 99 100 101
		interrupt-parent = <&UIC0>;
	};

	SDR0: sdr {
		compatible = "ibm,sdr-460gt";
102
		dcr-reg = <0x00e 0x002>;
103 104 105 106
	};

	CPR0: cpr {
		compatible = "ibm,cpr-460gt";
107
		dcr-reg = <0x00c 0x002>;
108 109
	};

S
Stefan Roese 已提交
110 111 112 113 114 115 116 117 118 119
	L2C0: l2c {
		compatible = "ibm,l2-cache-460gt", "ibm,l2-cache";
		dcr-reg = <0x020 0x008		/* Internal SRAM DCR's */
			   0x030 0x008>;	/* L2 cache DCR's */
		cache-line-size = <32>;		/* 32 bytes */
		cache-size = <262144>;		/* L2, 256K */
		interrupt-parent = <&UIC1>;
		interrupts = <11 1>;
	};

120 121 122 123 124 125 126 127 128
	plb {
		compatible = "ibm,plb-460gt", "ibm,plb4";
		#address-cells = <2>;
		#size-cells = <1>;
		ranges;
		clock-frequency = <0>; /* Filled in by U-Boot */

		SDRAM0: sdram {
			compatible = "ibm,sdram-460gt", "ibm,sdram-405gp";
129
			dcr-reg = <0x010 0x002>;
130 131
		};

S
Stefan Roese 已提交
132 133 134 135 136 137 138
		CRYPTO: crypto@180000 {
			compatible = "amcc,ppc460gt-crypto", "amcc,ppc4xx-crypto";
			reg = <4 0x00180000 0x80400>;
			interrupt-parent = <&UIC0>;
			interrupts = <0x1d 0x4>;
		};

139 140
		MAL0: mcmal {
			compatible = "ibm,mcmal-460gt", "ibm,mcmal2";
141
			dcr-reg = <0x180 0x062>;
142
			num-tx-chans = <4>;
143
			num-rx-chans = <32>;
144 145 146
			#address-cells = <0>;
			#size-cells = <0>;
			interrupt-parent = <&UIC2>;
147 148 149 150 151 152
			interrupts = <	/*TXEOB*/ 0x6 0x4
					/*RXEOB*/ 0x7 0x4
					/*SERR*/  0x3 0x4
					/*TXDE*/  0x4 0x4
					/*RXDE*/  0x5 0x4>;
			desc-base-addr-high = <0x8>;
153 154 155 156 157 158
		};

		POB0: opb {
			compatible = "ibm,opb-460gt", "ibm,opb";
			#address-cells = <1>;
			#size-cells = <1>;
159
			ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
160 161 162 163
			clock-frequency = <0>; /* Filled in by U-Boot */

			EBC0: ebc {
				compatible = "ibm,ebc-460gt", "ibm,ebc";
164
				dcr-reg = <0x012 0x002>;
165 166 167
				#address-cells = <2>;
				#size-cells = <1>;
				clock-frequency = <0>; /* Filled in by U-Boot */
168
				/* ranges property is supplied by U-Boot */
169
				interrupts = <0x6 0x4>;
170
				interrupt-parent = <&UIC1>;
171 172 173 174

				nor_flash@0,0 {
					compatible = "amd,s29gl512n", "cfi-flash";
					bank-width = <2>;
175
					reg = <0x00000000 0x00000000 0x04000000>;
176 177 178 179
					#address-cells = <1>;
					#size-cells = <1>;
					partition@0 {
						label = "kernel";
180
						reg = <0x00000000 0x001e0000>;
181 182 183
					};
					partition@1e0000 {
						label = "dtb";
184
						reg = <0x001e0000 0x00020000>;
185 186 187
					};
					partition@200000 {
						label = "ramdisk";
188
						reg = <0x00200000 0x01400000>;
189 190 191
					};
					partition@1600000 {
						label = "jffs2";
192
						reg = <0x01600000 0x00400000>;
193 194 195
					};
					partition@1a00000 {
						label = "user";
196
						reg = <0x01a00000 0x02560000>;
197 198 199
					};
					partition@3f60000 {
						label = "env";
200
						reg = <0x03f60000 0x00040000>;
201 202 203
					};
					partition@3fa0000 {
						label = "u-boot";
204
						reg = <0x03fa0000 0x00060000>;
205 206
					};
				};
S
Stefan Roese 已提交
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229

				ndfc@3,0 {
					compatible = "ibm,ndfc";
					reg = <0x00000003 0x00000000 0x00002000>;
					ccr = <0x00001000>;
					bank-settings = <0x80002222>;
					#address-cells = <1>;
					#size-cells = <1>;

					nand {
						#address-cells = <1>;
						#size-cells = <1>;

						partition@0 {
							label = "u-boot";
							reg = <0x00000000 0x00100000>;
						};
						partition@100000 {
							label = "user";
							reg = <0x00000000 0x03f00000>;
						};
					};
				};
230 231 232 233 234
			};

			UART0: serial@ef600300 {
				device_type = "serial";
				compatible = "ns16550";
235 236
				reg = <0xef600300 0x00000008>;
				virtual-reg = <0xef600300>;
237 238 239
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
240
				interrupts = <0x1 0x4>;
241 242 243 244 245
			};

			UART1: serial@ef600400 {
				device_type = "serial";
				compatible = "ns16550";
246 247
				reg = <0xef600400 0x00000008>;
				virtual-reg = <0xef600400>;
248 249 250
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC0>;
251
				interrupts = <0x1 0x4>;
252 253 254 255 256
			};

			UART2: serial@ef600500 {
				device_type = "serial";
				compatible = "ns16550";
257 258
				reg = <0xef600500 0x00000008>;
				virtual-reg = <0xef600500>;
259 260 261
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
262
				interrupts = <0x1d 0x4>;
263 264 265 266 267
			};

			UART3: serial@ef600600 {
				device_type = "serial";
				compatible = "ns16550";
268 269
				reg = <0xef600600 0x00000008>;
				virtual-reg = <0xef600600>;
270 271 272
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
273
				interrupts = <0x1e 0x4>;
274 275 276 277
			};

			IIC0: i2c@ef600700 {
				compatible = "ibm,iic-460gt", "ibm,iic";
278
				reg = <0xef600700 0x00000014>;
279
				interrupt-parent = <&UIC0>;
280
				interrupts = <0x2 0x4>;
S
Stefan Roese 已提交
281 282 283 284 285 286 287 288 289 290 291 292 293 294
				#address-cells = <1>;
				#size-cells = <0>;
				rtc@68 {
					compatible = "stm,m41t80";
					reg = <0x68>;
					interrupt-parent = <&UIC2>;
					interrupts = <0x19 0x8>;
				};
				sttm@48 {
					compatible = "ad,ad7414";
					reg = <0x48>;
					interrupt-parent = <&UIC1>;
					interrupts = <0x14 0x8>;
				};
295 296 297 298
			};

			IIC1: i2c@ef600800 {
				compatible = "ibm,iic-460gt", "ibm,iic";
299
				reg = <0xef600800 0x00000014>;
300
				interrupt-parent = <&UIC0>;
301
				interrupts = <0x3 0x4>;
302 303 304 305
			};

			ZMII0: emac-zmii@ef600d00 {
				compatible = "ibm,zmii-460gt", "ibm,zmii";
306
				reg = <0xef600d00 0x0000000c>;
307 308 309 310
			};

			RGMII0: emac-rgmii@ef601500 {
				compatible = "ibm,rgmii-460gt", "ibm,rgmii";
311
				reg = <0xef601500 0x00000008>;
312 313 314 315 316
				has-mdio;
			};

			RGMII1: emac-rgmii@ef601600 {
				compatible = "ibm,rgmii-460gt", "ibm,rgmii";
317
				reg = <0xef601600 0x00000008>;
318 319 320 321 322
				has-mdio;
			};

			TAH0: emac-tah@ef601350 {
				compatible = "ibm,tah-460gt", "ibm,tah";
323
				reg = <0xef601350 0x00000030>;
324 325 326 327
			};

			TAH1: emac-tah@ef601450 {
				compatible = "ibm,tah-460gt", "ibm,tah";
328
				reg = <0xef601450 0x00000030>;
329 330 331 332
			};

			EMAC0: ethernet@ef600e00 {
				device_type = "network";
S
Stefan Roese 已提交
333
				compatible = "ibm,emac-460gt", "ibm,emac4sync";
334
				interrupt-parent = <&EMAC0>;
335
				interrupts = <0x0 0x1>;
336 337 338
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
339 340
				interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
						 /*Wake*/   0x1 &UIC2 0x14 0x4>;
S
Stefan Roese 已提交
341
				reg = <0xef600e00 0x000000c4>;
342 343 344 345 346
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <0>;
				mal-rx-channel = <0>;
				cell-index = <0>;
347 348 349
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
350
				rx-fifo-size-gige = <16384>;
351
				phy-mode = "rgmii";
352
				phy-map = <0x00000000>;
353 354 355 356 357 358 359 360 361 362
				rgmii-device = <&RGMII0>;
				rgmii-channel = <0>;
				tah-device = <&TAH0>;
				tah-channel = <0>;
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
			};

			EMAC1: ethernet@ef600f00 {
				device_type = "network";
S
Stefan Roese 已提交
363
				compatible = "ibm,emac-460gt", "ibm,emac4sync";
364
				interrupt-parent = <&EMAC1>;
365
				interrupts = <0x0 0x1>;
366 367 368
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
369 370
				interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
						 /*Wake*/   0x1 &UIC2 0x15 0x4>;
S
Stefan Roese 已提交
371
				reg = <0xef600f00 0x000000c4>;
372 373 374 375 376
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <1>;
				mal-rx-channel = <8>;
				cell-index = <1>;
377 378 379
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
380
				rx-fifo-size-gige = <16384>;
381
				phy-mode = "rgmii";
382
				phy-map = <0x00000000>;
383 384 385
				rgmii-device = <&RGMII0>;
				rgmii-channel = <1>;
				tah-device = <&TAH1>;
386
				tah-channel = <1>;
387 388
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
389
				mdio-device = <&EMAC0>;
390 391 392 393
			};

			EMAC2: ethernet@ef601100 {
				device_type = "network";
S
Stefan Roese 已提交
394
				compatible = "ibm,emac-460gt", "ibm,emac4sync";
395
				interrupt-parent = <&EMAC2>;
396
				interrupts = <0x0 0x1>;
397 398 399
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
400 401
				interrupt-map = </*Status*/ 0x0 &UIC2 0x12 0x4
						 /*Wake*/   0x1 &UIC2 0x16 0x4>;
S
Stefan Roese 已提交
402
				reg = <0xef601100 0x000000c4>;
403 404 405
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <2>;
406
				mal-rx-channel = <16>;
407
				cell-index = <2>;
408 409 410
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
411 412
				rx-fifo-size-gige = <16384>;
				tx-fifo-size-gige = <16384>; /* emac2&3 only */
413
				phy-mode = "rgmii";
414
				phy-map = <0x00000000>;
415 416 417 418
				rgmii-device = <&RGMII1>;
				rgmii-channel = <0>;
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
419
				mdio-device = <&EMAC0>;
420 421 422 423
			};

			EMAC3: ethernet@ef601200 {
				device_type = "network";
S
Stefan Roese 已提交
424
				compatible = "ibm,emac-460gt", "ibm,emac4sync";
425
				interrupt-parent = <&EMAC3>;
426
				interrupts = <0x0 0x1>;
427 428 429
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
430 431
				interrupt-map = </*Status*/ 0x0 &UIC2 0x13 0x4
						 /*Wake*/   0x1 &UIC2 0x17 0x4>;
S
Stefan Roese 已提交
432
				reg = <0xef601200 0x000000c4>;
433 434 435
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <3>;
436
				mal-rx-channel = <24>;
437
				cell-index = <3>;
438 439 440
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
441 442
				rx-fifo-size-gige = <16384>;
				tx-fifo-size-gige = <16384>; /* emac2&3 only */
443
				phy-mode = "rgmii";
444
				phy-map = <0x00000000>;
445 446 447 448
				rgmii-device = <&RGMII1>;
				rgmii-channel = <1>;
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
449
				mdio-device = <&EMAC0>;
450 451 452 453 454 455 456 457 458 459 460 461
			};
		};

		PCIX0: pci@c0ec00000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pcix-460gt", "ibm,plb-pcix";
			primary;
			large-inbound-windows;
			enable-msi-hole;
462 463 464 465 466
			reg = <0x0000000c 0x0ec00000   0x00000008	/* Config space access */
			       0x00000000 0x00000000 0x00000000		/* no IACK cycles */
			       0x0000000c 0x0ed00000   0x00000004   /* Special cycles */
			       0x0000000c 0x0ec80000 0x00000100	/* Internal registers */
			       0x0000000c 0x0ec80100  0x000000fc>;	/* Internal messaging registers */
467 468 469 470

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
471
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
S
Stefan Roese 已提交
472
				  0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
473
				  0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
474 475

			/* Inbound 2GB range starting at 0 */
476
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
477 478

			/* This drives busses 0 to 0x3f */
479
			bus-range = <0x0 0x3f>;
480 481

			/* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
482 483
			interrupt-map-mask = <0x0 0x0 0x0 0x0>;
			interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
484 485 486 487 488 489 490 491 492
		};

		PCIE0: pciex@d00000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
			primary;
493 494 495 496 497
			port = <0x0>; /* port number */
			reg = <0x0000000d 0x00000000 0x20000000	/* Config space access */
			       0x0000000c 0x08010000 0x00001000>;	/* Registers */
			dcr-reg = <0x100 0x020>;
			sdr-base = <0x300>;
498 499 500 501

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
502
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
S
Stefan Roese 已提交
503
				  0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
504
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
505 506

			/* Inbound 2GB range starting at 0 */
507
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
508 509

			/* This drives busses 40 to 0x7f */
510
			bus-range = <0x40 0x7f>;
511 512 513 514 515 516 517 518 519

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
520
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
521
			interrupt-map = <
522 523 524 525
				0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
526 527 528 529 530 531 532 533 534
		};

		PCIE1: pciex@d20000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
			primary;
535 536 537 538 539
			port = <0x1>; /* port number */
			reg = <0x0000000d 0x20000000 0x20000000	/* Config space access */
			       0x0000000c 0x08011000 0x00001000>;	/* Registers */
			dcr-reg = <0x120 0x020>;
			sdr-base = <0x340>;
540 541 542 543

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
544
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
S
Stefan Roese 已提交
545
				  0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
546
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
547 548

			/* Inbound 2GB range starting at 0 */
549
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
550 551

			/* This drives busses 80 to 0xbf */
552
			bus-range = <0x80 0xbf>;
553 554 555 556 557 558 559 560 561

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
562
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
563
			interrupt-map = <
564 565 566 567
				0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
568 569 570
		};
	};
};