common.c 16.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * arch/arm/mach-kirkwood/common.c
 *
 * Core functions for Marvell Kirkwood SoCs
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/serial_8250.h>
#include <linux/ata_platform.h>
16
#include <linux/mtd/nand.h>
17
#include <linux/dma-mapping.h>
18 19
#include <linux/clk-provider.h>
#include <linux/spinlock.h>
20
#include <net/dsa.h>
21 22
#include <asm/page.h>
#include <asm/timex.h>
23
#include <asm/kexec.h>
24 25
#include <asm/mach/map.h>
#include <asm/mach/time.h>
26
#include <mach/kirkwood.h>
27
#include <mach/bridge-regs.h>
28
#include <plat/audio.h>
29
#include <plat/cache-feroceon-l2.h>
30
#include <plat/mvsdio.h>
31
#include <plat/orion_nand.h>
32
#include <plat/ehci-orion.h>
33
#include <plat/common.h>
34
#include <plat/time.h>
35
#include <plat/addr-map.h>
36
#include <plat/mv_xor.h>
37 38 39 40 41 42 43 44 45 46 47
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
static struct map_desc kirkwood_io_desc[] __initdata = {
	{
		.virtual	= KIRKWOOD_PCIE_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
		.length		= KIRKWOOD_PCIE_IO_SIZE,
		.type		= MT_DEVICE,
48 49 50 51 52
	}, {
		.virtual	= KIRKWOOD_PCIE1_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
		.length		= KIRKWOOD_PCIE1_IO_SIZE,
		.type		= MT_DEVICE,
53 54 55 56 57 58 59 60 61 62 63 64 65
	}, {
		.virtual	= KIRKWOOD_REGS_VIRT_BASE,
		.pfn		= __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
		.length		= KIRKWOOD_REGS_SIZE,
		.type		= MT_DEVICE,
	},
};

void __init kirkwood_map_io(void)
{
	iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
}

66 67 68 69 70 71
/*
 * Default clock control bits.  Any bit _not_ set in this variable
 * will be cleared from the hardware after platform devices have been
 * registered.  Some reserved bits must be set to 1.
 */
unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
72

73

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/*****************************************************************************
 * CLK tree
 ****************************************************************************/
static DEFINE_SPINLOCK(gating_lock);
static struct clk *tclk;

static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
{
	return clk_register_gate(NULL, name, "tclk", CLK_IGNORE_UNUSED,
				 (void __iomem *)CLOCK_GATING_CTRL,
				 bit_idx, 0, &gating_lock);
}

void __init kirkwood_clk_init(void)
{
89
	struct clk *runit, *ge0, *ge1, *sata0, *sata1, *usb0;
90

91 92 93
	tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
				       CLK_IS_ROOT, kirkwood_tclk);

94
	runit = kirkwood_register_gate("runit",  CGC_BIT_RUNIT);
95 96
	ge0 = kirkwood_register_gate("ge0",    CGC_BIT_GE0);
	ge1 = kirkwood_register_gate("ge1",    CGC_BIT_GE1);
97 98
	sata0 = kirkwood_register_gate("sata0",  CGC_BIT_SATA0);
	sata1 = kirkwood_register_gate("sata1",  CGC_BIT_SATA1);
99 100 101 102 103 104 105 106 107 108
	kirkwood_register_gate("usb0",   CGC_BIT_USB0);
	kirkwood_register_gate("sdio",   CGC_BIT_SDIO);
	kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
	kirkwood_register_gate("xor0",   CGC_BIT_XOR0);
	kirkwood_register_gate("xor1",   CGC_BIT_XOR1);
	kirkwood_register_gate("pex0",   CGC_BIT_PEX0);
	kirkwood_register_gate("pex1",   CGC_BIT_PEX1);
	kirkwood_register_gate("audio",  CGC_BIT_AUDIO);
	kirkwood_register_gate("tdm",    CGC_BIT_TDM);
	kirkwood_register_gate("tsu",    CGC_BIT_TSU);
109 110 111 112

	/* clkdev entries, mapping clks to devices */
	orion_clkdev_add(NULL, "orion_spi.0", runit);
	orion_clkdev_add(NULL, "orion_spi.1", runit);
113 114
	orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
	orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
115
	orion_clkdev_add(NULL, "orion_wdt", tclk);
116 117
	orion_clkdev_add("0", "sata_mv.0", sata0);
	orion_clkdev_add("1", "sata_mv.0", sata1);
118 119
}

120 121 122 123 124
/*****************************************************************************
 * EHCI0
 ****************************************************************************/
void __init kirkwood_ehci_init(void)
{
125
	kirkwood_clk_ctrl |= CGC_USB0;
126
	orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
127 128 129 130 131 132 133 134
}


/*****************************************************************************
 * GE00
 ****************************************************************************/
void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
{
135
	kirkwood_clk_ctrl |= CGC_GE0;
136

137
	orion_ge00_init(eth_data,
138
			GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
139
			IRQ_KIRKWOOD_GE00_ERR);
140 141 142
}


143 144 145 146 147
/*****************************************************************************
 * GE01
 ****************************************************************************/
void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
{
148

149
	kirkwood_clk_ctrl |= CGC_GE1;
150

151
	orion_ge01_init(eth_data,
152
			GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
153
			IRQ_KIRKWOOD_GE01_ERR);
154 155 156
}


157 158 159 160 161
/*****************************************************************************
 * Ethernet switch
 ****************************************************************************/
void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
{
162
	orion_ge00_switch_init(d, irq);
163 164 165
}


166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
/*****************************************************************************
 * NAND flash
 ****************************************************************************/
static struct resource kirkwood_nand_resource = {
	.flags		= IORESOURCE_MEM,
	.start		= KIRKWOOD_NAND_MEM_PHYS_BASE,
	.end		= KIRKWOOD_NAND_MEM_PHYS_BASE +
				KIRKWOOD_NAND_MEM_SIZE - 1,
};

static struct orion_nand_data kirkwood_nand_data = {
	.cle		= 0,
	.ale		= 1,
	.width		= 8,
};

static struct platform_device kirkwood_nand_flash = {
	.name		= "orion_nand",
	.id		= -1,
	.dev		= {
		.platform_data	= &kirkwood_nand_data,
	},
	.resource	= &kirkwood_nand_resource,
	.num_resources	= 1,
};

void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
			       int chip_delay)
{
195
	kirkwood_clk_ctrl |= CGC_RUNIT;
196 197 198 199 200 201
	kirkwood_nand_data.parts = parts;
	kirkwood_nand_data.nr_parts = nr_parts;
	kirkwood_nand_data.chip_delay = chip_delay;
	platform_device_register(&kirkwood_nand_flash);
}

202 203 204 205 206 207 208 209 210
void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
				   int (*dev_ready)(struct mtd_info *))
{
	kirkwood_clk_ctrl |= CGC_RUNIT;
	kirkwood_nand_data.parts = parts;
	kirkwood_nand_data.nr_parts = nr_parts;
	kirkwood_nand_data.dev_ready = dev_ready;
	platform_device_register(&kirkwood_nand_flash);
}
211

212 213 214
/*****************************************************************************
 * SoC RTC
 ****************************************************************************/
215
static void __init kirkwood_rtc_init(void)
216
{
217
	orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
218 219 220 221 222 223 224 225
}


/*****************************************************************************
 * SATA
 ****************************************************************************/
void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
{
226 227 228
	kirkwood_clk_ctrl |= CGC_SATA0;
	if (sata_data->n_ports > 1)
		kirkwood_clk_ctrl |= CGC_SATA1;
229

230
	orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
231 232 233
}


234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
/*****************************************************************************
 * SD/SDIO/MMC
 ****************************************************************************/
static struct resource mvsdio_resources[] = {
	[0] = {
		.start	= SDIO_PHYS_BASE,
		.end	= SDIO_PHYS_BASE + SZ_1K - 1,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= IRQ_KIRKWOOD_SDIO,
		.end	= IRQ_KIRKWOOD_SDIO,
		.flags	= IORESOURCE_IRQ,
	},
};

250
static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
251 252 253 254 255 256

static struct platform_device kirkwood_sdio = {
	.name		= "mvsdio",
	.id		= -1,
	.dev		= {
		.dma_mask = &mvsdio_dmamask,
257
		.coherent_dma_mask = DMA_BIT_MASK(32),
258 259 260 261 262 263 264 265 266 267
	},
	.num_resources	= ARRAY_SIZE(mvsdio_resources),
	.resource	= mvsdio_resources,
};

void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
{
	u32 dev, rev;

	kirkwood_pcie_id(&dev, &rev);
268
	if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
269 270 271
		mvsdio_data->clock = 100000000;
	else
		mvsdio_data->clock = 200000000;
272
	kirkwood_clk_ctrl |= CGC_SDIO;
273 274 275 276 277
	kirkwood_sdio.dev.platform_data = mvsdio_data;
	platform_device_register(&kirkwood_sdio);
}


278 279 280 281 282
/*****************************************************************************
 * SPI
 ****************************************************************************/
void __init kirkwood_spi_init()
{
283
	kirkwood_clk_ctrl |= CGC_RUNIT;
284
	orion_spi_init(SPI_PHYS_BASE);
285 286 287
}


M
Martin Michlmayr 已提交
288 289 290 291 292
/*****************************************************************************
 * I2C
 ****************************************************************************/
void __init kirkwood_i2c_init(void)
{
293
	orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
M
Martin Michlmayr 已提交
294 295 296
}


297 298 299 300 301 302
/*****************************************************************************
 * UART0
 ****************************************************************************/

void __init kirkwood_uart0_init(void)
{
303
	orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
304
			 IRQ_KIRKWOOD_UART_0, tclk);
305 306 307 308 309 310 311 312
}


/*****************************************************************************
 * UART1
 ****************************************************************************/
void __init kirkwood_uart1_init(void)
{
313
	orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
314
			 IRQ_KIRKWOOD_UART_1, tclk);
315 316
}

317 318 319 320 321 322
/*****************************************************************************
 * Cryptographic Engines and Security Accelerator (CESA)
 ****************************************************************************/
void __init kirkwood_crypto_init(void)
{
	kirkwood_clk_ctrl |= CGC_CRYPTO;
323 324
	orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
			  KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
325 326 327
}


328 329 330
/*****************************************************************************
 * XOR0
 ****************************************************************************/
331
void __init kirkwood_xor0_init(void)
332
{
333
	kirkwood_clk_ctrl |= CGC_XOR0;
334

335
	orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
336
			IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
337 338 339 340 341 342
}


/*****************************************************************************
 * XOR1
 ****************************************************************************/
343
void __init kirkwood_xor1_init(void)
344
{
345
	kirkwood_clk_ctrl |= CGC_XOR1;
346 347 348

	orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
			IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
349 350 351
}


352 353 354
/*****************************************************************************
 * Watchdog
 ****************************************************************************/
355
void __init kirkwood_wdt_init(void)
356
{
357
	orion_wdt_init();
358 359 360
}


361 362 363
/*****************************************************************************
 * Time handling
 ****************************************************************************/
364 365 366 367 368
void __init kirkwood_init_early(void)
{
	orion_time_set_base(TIMER_VIRT_BASE);
}

369 370
int kirkwood_tclk;

371
static int __init kirkwood_find_tclk(void)
372
{
373 374 375
	u32 dev, rev;

	kirkwood_pcie_id(&dev, &rev);
376

377 378 379
	if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
		if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
			return 200000000;
380

381 382 383
	return 166666667;
}

L
Li Jie 已提交
384
static void __init kirkwood_timer_init(void)
385
{
386
	kirkwood_tclk = kirkwood_find_tclk();
387 388 389

	orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
			IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
390 391 392 393 394 395
}

struct sys_timer kirkwood_timer = {
	.init = kirkwood_timer_init,
};

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
/*****************************************************************************
 * Audio
 ****************************************************************************/
static struct resource kirkwood_i2s_resources[] = {
	[0] = {
		.start  = AUDIO_PHYS_BASE,
		.end    = AUDIO_PHYS_BASE + SZ_16K - 1,
		.flags  = IORESOURCE_MEM,
	},
	[1] = {
		.start  = IRQ_KIRKWOOD_I2S,
		.end    = IRQ_KIRKWOOD_I2S,
		.flags  = IORESOURCE_IRQ,
	},
};

static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
	.burst       = 128,
};

static struct platform_device kirkwood_i2s_device = {
	.name		= "kirkwood-i2s",
	.id		= -1,
	.num_resources	= ARRAY_SIZE(kirkwood_i2s_resources),
	.resource	= kirkwood_i2s_resources,
	.dev		= {
		.platform_data	= &kirkwood_i2s_data,
	},
};

426
static struct platform_device kirkwood_pcm_device = {
427
	.name		= "kirkwood-pcm-audio",
428 429 430
	.id		= -1,
};

431 432 433 434
void __init kirkwood_audio_init(void)
{
	kirkwood_clk_ctrl |= CGC_AUDIO;
	platform_device_register(&kirkwood_i2s_device);
435
	platform_device_register(&kirkwood_pcm_device);
436
}
437 438 439 440

/*****************************************************************************
 * General
 ****************************************************************************/
441 442 443
/*
 * Identify device ID and revision.
 */
444
char * __init kirkwood_id(void)
445
{
446 447 448 449 450 451 452 453 454
	u32 dev, rev;

	kirkwood_pcie_id(&dev, &rev);

	if (dev == MV88F6281_DEV_ID) {
		if (rev == MV88F6281_REV_Z0)
			return "MV88F6281-Z0";
		else if (rev == MV88F6281_REV_A0)
			return "MV88F6281-A0";
455 456
		else if (rev == MV88F6281_REV_A1)
			return "MV88F6281-A1";
457 458 459 460 461 462 463
		else
			return "MV88F6281-Rev-Unsupported";
	} else if (dev == MV88F6192_DEV_ID) {
		if (rev == MV88F6192_REV_Z0)
			return "MV88F6192-Z0";
		else if (rev == MV88F6192_REV_A0)
			return "MV88F6192-A0";
464 465
		else if (rev == MV88F6192_REV_A1)
			return "MV88F6192-A1";
466 467 468 469 470
		else
			return "MV88F6192-Rev-Unsupported";
	} else if (dev == MV88F6180_DEV_ID) {
		if (rev == MV88F6180_REV_A0)
			return "MV88F6180-Rev-A0";
471 472
		else if (rev == MV88F6180_REV_A1)
			return "MV88F6180-Rev-A1";
473 474
		else
			return "MV88F6180-Rev-Unsupported";
475 476 477
	} else if (dev == MV88F6282_DEV_ID) {
		if (rev == MV88F6282_REV_A0)
			return "MV88F6282-Rev-A0";
478 479
		else if (rev == MV88F6282_REV_A1)
			return "MV88F6282-Rev-A1";
480 481
		else
			return "MV88F6282-Rev-Unsupported";
482 483
	} else {
		return "Device-Unknown";
484 485 486
	}
}

487
void __init kirkwood_l2_init(void)
488
{
489 490 491 492 493 494 495
#ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
	writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
	feroceon_l2_init(1);
#else
	writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
	feroceon_l2_init(0);
#endif
496 497
}

498 499 500
void __init kirkwood_init(void)
{
	printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
501
		kirkwood_id(), kirkwood_tclk);
502

503 504 505 506 507 508 509 510
	/*
	 * Disable propagation of mbus errors to the CPU local bus,
	 * as this causes mbus errors (which can occur for example
	 * for PCI aborts) to throw CPU aborts, which we're not set
	 * up to deal with.
	 */
	writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);

511 512 513
	kirkwood_setup_cpu_mbus();

#ifdef CONFIG_CACHE_FEROCEON_L2
514
	kirkwood_l2_init();
515
#endif
516

517 518 519
	/* Setup root of clk tree */
	kirkwood_clk_init();

520 521
	/* internal devices that every board has */
	kirkwood_rtc_init();
522
	kirkwood_wdt_init();
523 524
	kirkwood_xor0_init();
	kirkwood_xor1_init();
525
	kirkwood_crypto_init();
526 527 528 529

#ifdef CONFIG_KEXEC 
	kexec_reinit = kirkwood_enable_pcie;
#endif
530
}
531 532 533 534

static int __init kirkwood_clock_gate(void)
{
	unsigned int curr = readl(CLOCK_GATING_CTRL);
535
	u32 dev, rev;
536

537
	kirkwood_pcie_id(&dev, &rev);
538 539 540 541
	printk(KERN_DEBUG "Gating clock of unused units\n");
	printk(KERN_DEBUG "before: 0x%08x\n", curr);

	/* Make sure those units are accessible */
542
	writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566

	/* For SATA: first shutdown the phy */
	if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
		/* Disable PLL and IVREF */
		writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
		/* Disable PHY */
		writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
	}
	if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
		/* Disable PLL and IVREF */
		writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
		/* Disable PHY */
		writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
	}
	
	/* For PCIe: first shutdown the phy */
	if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
		writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
		while (1)
			if (readl(PCIE_STATUS) & 0x1)
				break;
		writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
	}

567 568 569 570 571 572 573 574 575 576 577 578
	/* For PCIe 1: first shutdown the phy */
	if (dev == MV88F6282_DEV_ID) {
		if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
			writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
			while (1)
				if (readl(PCIE1_STATUS) & 0x1)
					break;
			writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
		}
	} else  /* keep this bit set for devices that don't have PCIe1 */
		kirkwood_clk_ctrl |= CGC_PEX1;

579 580 581 582 583 584 585
	/* Now gate clock the required units */
	writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
	printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));

	return 0;
}
late_initcall(kirkwood_clock_gate);
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601

void kirkwood_restart(char mode, const char *cmd)
{
	/*
	 * Enable soft reset to assert RSTOUTn.
	 */
	writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);

	/*
	 * Assert soft reset.
	 */
	writel(SOFT_RESET, SYSTEM_SOFT_RESET);

	while (1)
		;
}