intel_rdt.c 15.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Resource Director Technology(RDT)
 * - Cache Allocation code.
 *
 * Copyright (C) 2016 Intel Corporation
 *
 * Authors:
 *    Fenghua Yu <fenghua.yu@intel.com>
 *    Tony Luck <tony.luck@intel.com>
 *    Vikas Shivappa <vikas.shivappa@intel.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * More information about RDT be found in the Intel (R) x86 Architecture
 * Software Developer Manual June 2016, volume 3, section 17.17.
 */

#define pr_fmt(fmt)	KBUILD_MODNAME ": " fmt

#include <linux/slab.h>
#include <linux/err.h>
29 30
#include <linux/cacheinfo.h>
#include <linux/cpuhotplug.h>
31

32
#include <asm/intel-family.h>
33 34
#include <asm/intel_rdt_sched.h>
#include "intel_rdt.h"
35

36 37 38
#define MAX_MBA_BW	100u
#define MBA_IS_LINEAR	0x4

39 40 41
/* Mutex to protect rdtgroup access. */
DEFINE_MUTEX(rdtgroup_mutex);

T
Tony Luck 已提交
42 43
DEFINE_PER_CPU_READ_MOSTLY(int, cpu_closid);

44 45 46 47 48 49 50 51
/*
 * The cached intel_pqr_state is strictly per CPU and can never be
 * updated from a remote CPU. Functions which modify the state
 * are called with interrupts disabled and no preemption, which
 * is sufficient for the protection.
 */
DEFINE_PER_CPU(struct intel_pqr_state, pqr_state);

52 53 54 55 56 57
/*
 * Used to store the max resource name width and max resource data width
 * to display the schemata in a tabular format
 */
int max_name_width, max_data_width;

58 59 60 61 62 63
/*
 * Global boolean for rdt_alloc which is true if any
 * resource allocation is enabled.
 */
bool rdt_alloc_capable;

64 65
static void
mba_wrmsr(struct rdt_domain *d, struct msr_param *m, struct rdt_resource *r);
66 67 68
static void
cat_wrmsr(struct rdt_domain *d, struct msr_param *m, struct rdt_resource *r);

69 70
#define domain_init(id) LIST_HEAD_INIT(rdt_resources_all[id].domains)

71
struct rdt_resource rdt_resources_all[] = {
72
	[RDT_RESOURCE_L3] =
73
	{
74 75 76
		.name			= "L3",
		.domains		= domain_init(RDT_RESOURCE_L3),
		.msr_base		= IA32_L3_CBM_BASE,
77
		.msr_update		= cat_wrmsr,
78 79 80 81 82 83
		.cache_level		= 3,
		.cache = {
			.min_cbm_bits	= 1,
			.cbm_idx_mult	= 1,
			.cbm_idx_offset	= 0,
		},
84 85
		.parse_ctrlval		= parse_cbm,
		.format_str		= "%d=%0*x",
86
	},
87
	[RDT_RESOURCE_L3DATA] =
88
	{
89 90 91
		.name			= "L3DATA",
		.domains		= domain_init(RDT_RESOURCE_L3DATA),
		.msr_base		= IA32_L3_CBM_BASE,
92
		.msr_update		= cat_wrmsr,
93 94 95 96 97 98
		.cache_level		= 3,
		.cache = {
			.min_cbm_bits	= 1,
			.cbm_idx_mult	= 2,
			.cbm_idx_offset	= 0,
		},
99 100
		.parse_ctrlval		= parse_cbm,
		.format_str		= "%d=%0*x",
101
	},
102
	[RDT_RESOURCE_L3CODE] =
103
	{
104 105 106
		.name			= "L3CODE",
		.domains		= domain_init(RDT_RESOURCE_L3CODE),
		.msr_base		= IA32_L3_CBM_BASE,
107
		.msr_update		= cat_wrmsr,
108 109 110 111 112 113
		.cache_level		= 3,
		.cache = {
			.min_cbm_bits	= 1,
			.cbm_idx_mult	= 2,
			.cbm_idx_offset	= 1,
		},
114 115
		.parse_ctrlval		= parse_cbm,
		.format_str		= "%d=%0*x",
116
	},
117
	[RDT_RESOURCE_L2] =
118
	{
119 120 121
		.name			= "L2",
		.domains		= domain_init(RDT_RESOURCE_L2),
		.msr_base		= IA32_L2_CBM_BASE,
122
		.msr_update		= cat_wrmsr,
123 124 125 126 127 128
		.cache_level		= 2,
		.cache = {
			.min_cbm_bits	= 1,
			.cbm_idx_mult	= 1,
			.cbm_idx_offset	= 0,
		},
129 130
		.parse_ctrlval		= parse_cbm,
		.format_str		= "%d=%0*x",
131
	},
132
	[RDT_RESOURCE_MBA] =
133 134 135 136 137 138
	{
		.name			= "MB",
		.domains		= domain_init(RDT_RESOURCE_MBA),
		.msr_base		= IA32_MBA_THRTL_BASE,
		.msr_update		= mba_wrmsr,
		.cache_level		= 3,
139 140
		.parse_ctrlval		= parse_bw,
		.format_str		= "%d=%*d",
141
	},
142 143
};

144
static unsigned int cbm_idx(struct rdt_resource *r, unsigned int closid)
145
{
146
	return closid * r->cache.cbm_idx_mult + r->cache.cbm_idx_offset;
147 148
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
/*
 * cache_alloc_hsw_probe() - Have to probe for Intel haswell server CPUs
 * as they do not have CPUID enumeration support for Cache allocation.
 * The check for Vendor/Family/Model is not enough to guarantee that
 * the MSRs won't #GP fault because only the following SKUs support
 * CAT:
 *	Intel(R) Xeon(R)  CPU E5-2658  v3  @  2.20GHz
 *	Intel(R) Xeon(R)  CPU E5-2648L v3  @  1.80GHz
 *	Intel(R) Xeon(R)  CPU E5-2628L v3  @  2.00GHz
 *	Intel(R) Xeon(R)  CPU E5-2618L v3  @  2.30GHz
 *	Intel(R) Xeon(R)  CPU E5-2608L v3  @  2.00GHz
 *	Intel(R) Xeon(R)  CPU E5-2658A v3  @  2.20GHz
 *
 * Probe by trying to write the first of the L3 cach mask registers
 * and checking that the bits stick. Max CLOSids is always 4 and max cbm length
 * is always 20 on hsw server parts. The minimum cache bitmask length
 * allowed for HSW server is always 2 bits. Hardcode all of them.
 */
static inline bool cache_alloc_hsw_probe(void)
{
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
	    boot_cpu_data.x86 == 6 &&
	    boot_cpu_data.x86_model == INTEL_FAM6_HASWELL_X) {
172
		struct rdt_resource *r  = &rdt_resources_all[RDT_RESOURCE_L3];
173 174 175 176 177 178 179
		u32 l, h, max_cbm = BIT_MASK(20) - 1;

		if (wrmsr_safe(IA32_L3_CBM_BASE, max_cbm, 0))
			return false;
		rdmsr(IA32_L3_CBM_BASE, l, h);

		/* If all the bits were set in MSR, return success */
180 181 182 183
		if (l != max_cbm)
			return false;

		r->num_closid = 4;
184
		r->default_ctrl = max_cbm;
185 186
		r->cache.cbm_len = 20;
		r->cache.min_cbm_bits = 2;
187 188
		r->alloc_capable = true;
		r->alloc_enabled = true;
189 190

		return true;
191 192 193 194 195
	}

	return false;
}

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
/*
 * rdt_get_mb_table() - get a mapping of bandwidth(b/w) percentage values
 * exposed to user interface and the h/w understandable delay values.
 *
 * The non-linear delay values have the granularity of power of two
 * and also the h/w does not guarantee a curve for configured delay
 * values vs. actual b/w enforced.
 * Hence we need a mapping that is pre calibrated so the user can
 * express the memory b/w as a percentage value.
 */
static inline bool rdt_get_mb_table(struct rdt_resource *r)
{
	/*
	 * There are no Intel SKUs as of now to support non-linear delay.
	 */
	pr_info("MBA b/w map not implemented for cpu:%d, model:%d",
		boot_cpu_data.x86, boot_cpu_data.x86_model);

	return false;
}

static bool rdt_get_mem_config(struct rdt_resource *r)
{
	union cpuid_0x10_3_eax eax;
	union cpuid_0x10_x_edx edx;
	u32 ebx, ecx;

	cpuid_count(0x00000010, 3, &eax.full, &ebx, &ecx, &edx.full);
	r->num_closid = edx.split.cos_max + 1;
	r->membw.max_delay = eax.split.max_delay + 1;
	r->default_ctrl = MAX_MBA_BW;
	if (ecx & MBA_IS_LINEAR) {
		r->membw.delay_linear = true;
		r->membw.min_bw = MAX_MBA_BW - r->membw.max_delay;
		r->membw.bw_gran = MAX_MBA_BW - r->membw.max_delay;
	} else {
		if (!rdt_get_mb_table(r))
			return false;
	}
	r->data_width = 3;
236
	rdt_get_mba_infofile(r);
237

238 239
	r->alloc_capable = true;
	r->alloc_enabled = true;
240 241 242 243

	return true;
}

244
static void rdt_get_cache_alloc_cfg(int idx, struct rdt_resource *r)
245 246
{
	union cpuid_0x10_1_eax eax;
247
	union cpuid_0x10_x_edx edx;
248 249 250 251
	u32 ebx, ecx;

	cpuid_count(0x00000010, idx, &eax.full, &ebx, &ecx, &edx.full);
	r->num_closid = edx.split.cos_max + 1;
252
	r->cache.cbm_len = eax.split.cbm_len + 1;
253
	r->default_ctrl = BIT_MASK(eax.split.cbm_len + 1) - 1;
254
	r->data_width = (r->cache.cbm_len + 3) / 4;
255
	rdt_get_cache_infofile(r);
256 257
	r->alloc_capable = true;
	r->alloc_enabled = true;
258 259 260 261 262 263 264 265
}

static void rdt_get_cdp_l3_config(int type)
{
	struct rdt_resource *r_l3 = &rdt_resources_all[RDT_RESOURCE_L3];
	struct rdt_resource *r = &rdt_resources_all[type];

	r->num_closid = r_l3->num_closid / 2;
266
	r->cache.cbm_len = r_l3->cache.cbm_len;
267
	r->default_ctrl = r_l3->default_ctrl;
268
	r->data_width = (r->cache.cbm_len + 3) / 4;
269
	r->alloc_capable = true;
270 271 272 273
	/*
	 * By default, CDP is disabled. CDP can be enabled by mount parameter
	 * "cdp" during resctrl file system mount time.
	 */
274
	r->alloc_enabled = false;
275 276
}

277 278 279 280 281 282 283 284 285 286 287 288 289
static int get_cache_id(int cpu, int level)
{
	struct cpu_cacheinfo *ci = get_cpu_cacheinfo(cpu);
	int i;

	for (i = 0; i < ci->num_leaves; i++) {
		if (ci->info_list[i].level == level)
			return ci->info_list[i].id;
	}

	return -1;
}

290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
/*
 * Map the memory b/w percentage value to delay values
 * that can be written to QOS_MSRs.
 * There are currently no SKUs which support non linear delay values.
 */
static u32 delay_bw_map(unsigned long bw, struct rdt_resource *r)
{
	if (r->membw.delay_linear)
		return MAX_MBA_BW - bw;

	pr_warn_once("Non Linear delay-bw map not supported but queried\n");
	return r->default_ctrl;
}

static void
mba_wrmsr(struct rdt_domain *d, struct msr_param *m, struct rdt_resource *r)
{
	unsigned int i;

	/*  Write the delay values for mba. */
	for (i = m->low; i < m->high; i++)
		wrmsrl(r->msr_base + i, delay_bw_map(d->ctrl_val[i], r));
}

314 315 316 317 318 319 320 321 322
static void
cat_wrmsr(struct rdt_domain *d, struct msr_param *m, struct rdt_resource *r)
{
	unsigned int i;

	for (i = m->low; i < m->high; i++)
		wrmsrl(r->msr_base + cbm_idx(r, i), d->ctrl_val[i]);
}

323 324 325 326 327 328 329 330 331 332 333 334 335
struct rdt_domain *get_domain_from_cpu(int cpu, struct rdt_resource *r)
{
	struct rdt_domain *d;

	list_for_each_entry(d, &r->domains, list) {
		/* Find the domain that contains this CPU */
		if (cpumask_test_cpu(cpu, &d->cpu_mask))
			return d;
	}

	return NULL;
}

336
void rdt_ctrl_update(void *arg)
337
{
338
	struct msr_param *m = arg;
339
	struct rdt_resource *r = m->res;
340
	int cpu = smp_processor_id();
341 342 343 344
	struct rdt_domain *d;

	list_for_each_entry(d, &r->domains, list) {
		/* Find the domain that contains this CPU */
345 346 347 348
		if (cpumask_test_cpu(cpu, &d->cpu_mask)) {
			r->msr_update(d, m, r);
			return;
		}
349
	}
350
	pr_warn_once("cpu %d not found in any domain for resource %s\n",
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
		     cpu, r->name);
}

/*
 * rdt_find_domain - Find a domain in a resource that matches input resource id
 *
 * Search resource r's domain list to find the resource id. If the resource
 * id is found in a domain, return the domain. Otherwise, if requested by
 * caller, return the first domain whose id is bigger than the input id.
 * The domain list is sorted by id in ascending order.
 */
static struct rdt_domain *rdt_find_domain(struct rdt_resource *r, int id,
					  struct list_head **pos)
{
	struct rdt_domain *d;
	struct list_head *l;

	if (id < 0)
		return ERR_PTR(id);

	list_for_each(l, &r->domains) {
		d = list_entry(l, struct rdt_domain, list);
		/* When id is found, return its domain. */
		if (id == d->id)
			return d;
		/* Stop searching when finding id's position in sorted list. */
		if (id < d->id)
			break;
	}

	if (pos)
		*pos = l;

	return NULL;
}

387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
static int domain_setup_ctrlval(struct rdt_resource *r, struct rdt_domain *d)
{
	struct msr_param m;
	u32 *dc;
	int i;

	dc = kmalloc_array(r->num_closid, sizeof(*d->ctrl_val), GFP_KERNEL);
	if (!dc)
		return -ENOMEM;

	d->ctrl_val = dc;

	/*
	 * Initialize the Control MSRs to having no control.
	 * For Cache Allocation: Set all bits in cbm
	 * For Memory Allocation: Set b/w requested to 100
	 */
	for (i = 0; i < r->num_closid; i++, dc++)
		*dc = r->default_ctrl;

	m.low = 0;
	m.high = r->num_closid;
	r->msr_update(d, &m, r);
	return 0;
}

413 414 415 416 417 418 419 420 421 422 423 424 425
static int domain_setup_mon_state(struct rdt_resource *r, struct rdt_domain *d)
{
	if (is_llc_occupancy_enabled()) {
		d->rmid_busy_llc = kcalloc(BITS_TO_LONGS(r->num_rmid),
					   sizeof(unsigned long),
					   GFP_KERNEL);
		if (!d->rmid_busy_llc)
			return -ENOMEM;
	}

	return 0;
}

426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
/*
 * domain_add_cpu - Add a cpu to a resource's domain list.
 *
 * If an existing domain in the resource r's domain list matches the cpu's
 * resource id, add the cpu in the domain.
 *
 * Otherwise, a new domain is allocated and inserted into the right position
 * in the domain list sorted by id in ascending order.
 *
 * The order in the domain list is visible to users when we print entries
 * in the schemata file and schemata input is validated to have the same order
 * as this list.
 */
static void domain_add_cpu(int cpu, struct rdt_resource *r)
{
441
	int id = get_cache_id(cpu, r->cache_level);
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461
	struct list_head *add_pos = NULL;
	struct rdt_domain *d;

	d = rdt_find_domain(r, id, &add_pos);
	if (IS_ERR(d)) {
		pr_warn("Could't find cache id for cpu %d\n", cpu);
		return;
	}

	if (d) {
		cpumask_set_cpu(cpu, &d->cpu_mask);
		return;
	}

	d = kzalloc_node(sizeof(*d), GFP_KERNEL, cpu_to_node(cpu));
	if (!d)
		return;

	d->id = id;

462
	if (r->alloc_capable && domain_setup_ctrlval(r, d)) {
463 464 465 466
		kfree(d);
		return;
	}

467 468 469 470 471
	if (r->mon_capable && domain_setup_mon_state(r, d)) {
		kfree(d);
		return;
	}

472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
	cpumask_set_cpu(cpu, &d->cpu_mask);
	list_add_tail(&d->list, add_pos);
}

static void domain_remove_cpu(int cpu, struct rdt_resource *r)
{
	int id = get_cache_id(cpu, r->cache_level);
	struct rdt_domain *d;

	d = rdt_find_domain(r, id, NULL);
	if (IS_ERR_OR_NULL(d)) {
		pr_warn("Could't find cache id for cpu %d\n", cpu);
		return;
	}

	cpumask_clear_cpu(cpu, &d->cpu_mask);
	if (cpumask_empty(&d->cpu_mask)) {
489
		kfree(d->ctrl_val);
490
		kfree(d->rmid_busy_llc);
491 492 493 494 495
		list_del(&d->list);
		kfree(d);
	}
}

T
Tony Luck 已提交
496
static void clear_closid(int cpu)
497 498
{
	struct intel_pqr_state *state = this_cpu_ptr(&pqr_state);
T
Tony Luck 已提交
499 500 501

	per_cpu(cpu_closid, cpu) = 0;
	state->closid = 0;
502
	wrmsr(IA32_PQR_ASSOC, state->rmid, 0);
T
Tony Luck 已提交
503 504 505 506
}

static int intel_rdt_online_cpu(unsigned int cpu)
{
507 508 509
	struct rdt_resource *r;

	mutex_lock(&rdtgroup_mutex);
510
	for_each_alloc_capable_rdt_resource(r)
511
		domain_add_cpu(cpu, r);
T
Tony Luck 已提交
512 513 514
	/* The cpu is set in default rdtgroup after online. */
	cpumask_set_cpu(cpu, &rdtgroup_default.cpu_mask);
	clear_closid(cpu);
515 516 517 518 519 520 521
	mutex_unlock(&rdtgroup_mutex);

	return 0;
}

static int intel_rdt_offline_cpu(unsigned int cpu)
{
T
Tony Luck 已提交
522
	struct rdtgroup *rdtgrp;
523 524 525
	struct rdt_resource *r;

	mutex_lock(&rdtgroup_mutex);
526
	for_each_alloc_capable_rdt_resource(r)
527
		domain_remove_cpu(cpu, r);
T
Tony Luck 已提交
528 529 530 531 532
	list_for_each_entry(rdtgrp, &rdt_all_groups, rdtgroup_list) {
		if (cpumask_test_and_clear_cpu(cpu, &rdtgrp->cpu_mask))
			break;
	}
	clear_closid(cpu);
533 534 535 536 537
	mutex_unlock(&rdtgroup_mutex);

	return 0;
}

538 539 540 541 542 543 544 545 546
/*
 * Choose a width for the resource name and resource data based on the
 * resource that has widest name and cbm.
 */
static __init void rdt_init_padding(void)
{
	struct rdt_resource *r;
	int cl;

547
	for_each_alloc_capable_rdt_resource(r) {
548 549 550 551 552 553 554 555 556
		cl = strlen(r->name);
		if (cl > max_name_width)
			max_name_width = cl;

		if (r->data_width > max_data_width)
			max_data_width = r->data_width;
	}
}

557
static __init bool get_rdt_alloc_resources(void)
558 559 560 561 562 563 564 565 566 567
{
	bool ret = false;

	if (cache_alloc_hsw_probe())
		return true;

	if (!boot_cpu_has(X86_FEATURE_RDT_A))
		return false;

	if (boot_cpu_has(X86_FEATURE_CAT_L3)) {
568
		rdt_get_cache_alloc_cfg(1, &rdt_resources_all[RDT_RESOURCE_L3]);
569 570 571 572 573 574 575 576
		if (boot_cpu_has(X86_FEATURE_CDP_L3)) {
			rdt_get_cdp_l3_config(RDT_RESOURCE_L3DATA);
			rdt_get_cdp_l3_config(RDT_RESOURCE_L3CODE);
		}
		ret = true;
	}
	if (boot_cpu_has(X86_FEATURE_CAT_L2)) {
		/* CPUID 0x10.2 fields are same format at 0x10.1 */
577
		rdt_get_cache_alloc_cfg(2, &rdt_resources_all[RDT_RESOURCE_L2]);
578 579
		ret = true;
	}
580

581 582 583 584
	if (boot_cpu_has(X86_FEATURE_MBA)) {
		if (rdt_get_mem_config(&rdt_resources_all[RDT_RESOURCE_MBA]))
			ret = true;
	}
585 586 587
	return ret;
}

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
static __init bool get_rdt_mon_resources(void)
{
	if (boot_cpu_has(X86_FEATURE_CQM_OCCUP_LLC))
		rdt_mon_features |= (1 << QOS_L3_OCCUP_EVENT_ID);
	if (boot_cpu_has(X86_FEATURE_CQM_MBM_TOTAL))
		rdt_mon_features |= (1 << QOS_L3_MBM_TOTAL_EVENT_ID);
	if (boot_cpu_has(X86_FEATURE_CQM_MBM_LOCAL))
		rdt_mon_features |= (1 << QOS_L3_MBM_LOCAL_EVENT_ID);

	if (!rdt_mon_features)
		return false;

	return !rdt_get_mon_l3_config(&rdt_resources_all[RDT_RESOURCE_L3]);
}

static __init bool get_rdt_resources(void)
{
	rdt_alloc_capable = get_rdt_alloc_resources();
	rdt_mon_capable = get_rdt_mon_resources();

	return (rdt_mon_capable || rdt_alloc_capable);
}

611 612
static int __init intel_rdt_late_init(void)
{
613
	struct rdt_resource *r;
614
	int state, ret;
615

616 617 618
	if (!get_rdt_resources())
		return -ENODEV;

619 620
	rdt_init_padding();

621 622 623 624 625 626
	state = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN,
				  "x86/rdt/cat:online:",
				  intel_rdt_online_cpu, intel_rdt_offline_cpu);
	if (state < 0)
		return state;

627 628 629 630 631 632
	ret = rdtgroup_init();
	if (ret) {
		cpuhp_remove_state(state);
		return ret;
	}

633
	for_each_alloc_capable_rdt_resource(r)
634
		pr_info("Intel RDT %s allocation detected\n", r->name);
635

636 637 638
	for_each_mon_capable_rdt_resource(r)
		pr_info("Intel RDT %s monitoring detected\n", r->name);

639 640 641 642
	return 0;
}

late_initcall(intel_rdt_late_init);