sunxi.txt 5.1 KB
Newer Older
1 2 3 4 5 6 7 8
Device Tree Clock bindings for arch-sunxi

This binding uses the common clock binding[1].

[1] Documentation/devicetree/bindings/clock/clock-bindings.txt

Required properties:
- compatible : shall be one of the following:
9 10
	"allwinner,sun4i-a10-osc-clk" - for a gatable oscillator
	"allwinner,sun4i-a10-pll1-clk" - for the main PLL clock and PLL4
11
	"allwinner,sun6i-a31-pll1-clk" - for the main PLL clock on A31
12 13
	"allwinner,sun4i-a10-pll5-clk" - for the PLL5 clock
	"allwinner,sun4i-a10-pll6-clk" - for the PLL6 clock
14
	"allwinner,sun6i-a31-pll6-clk" - for the PLL6 clock on A31
15 16 17 18 19
	"allwinner,sun4i-a10-cpu-clk" - for the CPU multiplexer clock
	"allwinner,sun4i-a10-axi-clk" - for the AXI clock
	"allwinner,sun4i-a10-axi-gates-clk" - for the AXI gates
	"allwinner,sun4i-a10-ahb-clk" - for the AHB clock
	"allwinner,sun4i-a10-ahb-gates-clk" - for the AHB gates on A10
20
	"allwinner,sun5i-a13-ahb-gates-clk" - for the AHB gates on A13
M
Maxime Ripard 已提交
21
	"allwinner,sun5i-a10s-ahb-gates-clk" - for the AHB gates on A10s
22
	"allwinner,sun7i-a20-ahb-gates-clk" - for the AHB gates on A20
23
	"allwinner,sun6i-a31-ar100-clk" - for the AR100 on A31
24 25
	"allwinner,sun6i-a31-ahb1-mux-clk" - for the AHB1 multiplexer on A31
	"allwinner,sun6i-a31-ahb1-gates-clk" - for the AHB1 gates on A31
26
	"allwinner,sun4i-a10-apb0-clk" - for the APB0 clock
27
	"allwinner,sun6i-a31-apb0-clk" - for the APB0 clock on A31
28
	"allwinner,sun4i-a10-apb0-gates-clk" - for the APB0 gates on A10
29
	"allwinner,sun5i-a13-apb0-gates-clk" - for the APB0 gates on A13
M
Maxime Ripard 已提交
30
	"allwinner,sun5i-a10s-apb0-gates-clk" - for the APB0 gates on A10s
31
	"allwinner,sun6i-a31-apb0-gates-clk" - for the APB0 gates on A31
32
	"allwinner,sun7i-a20-apb0-gates-clk" - for the APB0 gates on A20
33 34 35
	"allwinner,sun4i-a10-apb1-clk" - for the APB1 clock
	"allwinner,sun4i-a10-apb1-mux-clk" - for the APB1 clock muxing
	"allwinner,sun4i-a10-apb1-gates-clk" - for the APB1 gates on A10
36
	"allwinner,sun5i-a13-apb1-gates-clk" - for the APB1 gates on A13
M
Maxime Ripard 已提交
37
	"allwinner,sun5i-a10s-apb1-gates-clk" - for the APB1 gates on A10s
38
	"allwinner,sun6i-a31-apb1-gates-clk" - for the APB1 gates on A31
39
	"allwinner,sun7i-a20-apb1-gates-clk" - for the APB1 gates on A20
40 41
	"allwinner,sun6i-a31-apb2-div-clk" - for the APB2 gates on A31
	"allwinner,sun6i-a31-apb2-gates-clk" - for the APB2 gates on A31
42
	"allwinner,sun4i-a10-mod0-clk" - for the module 0 family of clocks
43
	"allwinner,sun7i-a20-out-clk" - for the external output clocks
44
	"allwinner,sun7i-a20-gmac-clk" - for the GMAC clock module on A20/A31
45 46
	"allwinner,sun4i-a10-usb-clk" - for usb gates + resets on A10 / A20
	"allwinner,sun5i-a13-usb-clk" - for usb gates + resets on A13
47
	"allwinner,sun6i-a31-usb-clk" - for usb gates + resets on A31
48 49 50

Required properties for all clocks:
- reg : shall be the control register address for the clock.
E
Emilio López 已提交
51 52 53
- clocks : shall be the input parent clock(s) phandle for the clock. For
	multiplexed clocks, the list order must match the hardware
	programming order.
54
- #clock-cells : from common clock binding; shall be set to 0 except for
55 56 57 58 59
	"allwinner,*-gates-clk", "allwinner,sun4i-pll5-clk" and
	"allwinner,sun4i-pll6-clk" where it shall be set to 1
- clock-output-names : shall be the corresponding names of the outputs.
	If the clock module only has one output, the name shall be the
	module name.
60

61 62 63
And "allwinner,*-usb-clk" clocks also require:
- reset-cells : shall be set to 1

64 65 66
For "allwinner,sun7i-a20-gmac-clk", the parent clocks shall be fixed rate
dummy clocks at 25 MHz and 125 MHz, respectively. See example.

67 68
Clock consumers should specify the desired clocks they use with a
"clocks" phandle cell. Consumers that are using a gated clock should
69 70
provide an additional ID in their clock property. This ID is the
offset of the bit controlling this particular gate in the register.
71

72 73
For example:

74
osc24M: clk@01c20050 {
75
	#clock-cells = <0>;
76
	compatible = "allwinner,sun4i-a10-osc-clk";
77 78
	reg = <0x01c20050 0x4>;
	clocks = <&osc24M_fixed>;
79
	clock-output-names = "osc24M";
80 81
};

82
pll1: clk@01c20000 {
83
	#clock-cells = <0>;
84
	compatible = "allwinner,sun4i-a10-pll1-clk";
85 86
	reg = <0x01c20000 0x4>;
	clocks = <&osc24M>;
87 88 89 90 91 92 93 94 95
	clock-output-names = "pll1";
};

pll5: clk@01c20020 {
	#clock-cells = <1>;
	compatible = "allwinner,sun4i-pll5-clk";
	reg = <0x01c20020 0x4>;
	clocks = <&osc24M>;
	clock-output-names = "pll5_ddr", "pll5_other";
96 97 98 99
};

cpu: cpu@01c20054 {
	#clock-cells = <0>;
100
	compatible = "allwinner,sun4i-a10-cpu-clk";
101 102
	reg = <0x01c20054 0x4>;
	clocks = <&osc32k>, <&osc24M>, <&pll1>;
103 104 105 106 107 108 109 110 111
	clock-output-names = "cpu";
};

mmc0_clk: clk@01c20088 {
	#clock-cells = <0>;
	compatible = "allwinner,sun4i-mod0-clk";
	reg = <0x01c20088 0x4>;
	clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
	clock-output-names = "mmc0";
112
};
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138

mii_phy_tx_clk: clk@2 {
	#clock-cells = <0>;
	compatible = "fixed-clock";
	clock-frequency = <25000000>;
	clock-output-names = "mii_phy_tx";
};

gmac_int_tx_clk: clk@3 {
	#clock-cells = <0>;
	compatible = "fixed-clock";
	clock-frequency = <125000000>;
	clock-output-names = "gmac_int_tx";
};

gmac_clk: clk@01c20164 {
	#clock-cells = <0>;
	compatible = "allwinner,sun7i-a20-gmac-clk";
	reg = <0x01c20164 0x4>;
	/*
	 * The first clock must be fixed at 25MHz;
	 * the second clock must be fixed at 125MHz
	 */
	clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
	clock-output-names = "gmac";
};