irqinit_64.c 4.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
#include <linux/linkage.h>
#include <linux/errno.h>
#include <linux/signal.h>
#include <linux/sched.h>
#include <linux/ioport.h>
#include <linux/interrupt.h>
#include <linux/timex.h>
#include <linux/slab.h>
#include <linux/random.h>
#include <linux/init.h>
#include <linux/kernel_stat.h>
#include <linux/sysdev.h>
#include <linux/bitops.h>

#include <asm/acpi.h>
#include <asm/atomic.h>
#include <asm/system.h>
#include <asm/io.h>
#include <asm/hw_irq.h>
#include <asm/pgtable.h>
#include <asm/delay.h>
#include <asm/desc.h>
#include <asm/apic.h>
P
Paul Jimenez 已提交
24
#include <asm/i8259.h>
L
Linus Torvalds 已提交
25 26 27

/*
 * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
28
 * (these are usually mapped to vectors 0x30-0x3f)
L
Linus Torvalds 已提交
29 30 31
 */

/*
P
Paul Jimenez 已提交
32
 * The IO-APIC gives us many more interrupt sources. Most of these
L
Linus Torvalds 已提交
33 34 35 36 37 38 39 40
 * are unused but an SMP system is supposed to have enough memory ...
 * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
 * across the spectrum, so we really want to be prepared to get all
 * of these. Plus, more powerful systems might have more than 64
 * IO-APIC registers.
 *
 * (these are usually mapped into the 0x30-0xff vector range)
 */
P
Paul Jimenez 已提交
41

L
Linus Torvalds 已提交
42 43 44 45
/*
 * IRQ2 is cascade interrupt to second interrupt controller
 */

46 47 48 49 50
static struct irqaction irq2 = {
	.handler = no_action,
	.mask = CPU_MASK_NONE,
	.name = "cascade",
};
51
DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
	[0 ... IRQ0_VECTOR - 1] = -1,
	[IRQ0_VECTOR] = 0,
	[IRQ1_VECTOR] = 1,
	[IRQ2_VECTOR] = 2,
	[IRQ3_VECTOR] = 3,
	[IRQ4_VECTOR] = 4,
	[IRQ5_VECTOR] = 5,
	[IRQ6_VECTOR] = 6,
	[IRQ7_VECTOR] = 7,
	[IRQ8_VECTOR] = 8,
	[IRQ9_VECTOR] = 9,
	[IRQ10_VECTOR] = 10,
	[IRQ11_VECTOR] = 11,
	[IRQ12_VECTOR] = 12,
	[IRQ13_VECTOR] = 13,
	[IRQ14_VECTOR] = 14,
	[IRQ15_VECTOR] = 15,
	[IRQ15_VECTOR + 1 ... NR_VECTORS - 1] = -1
70
};
L
Linus Torvalds 已提交
71

G
Glauber Costa 已提交
72
void __init init_ISA_irqs(void)
L
Linus Torvalds 已提交
73 74 75 76 77 78
{
	int i;

	init_bsp_APIC();
	init_8259A(0);

79
	for (i = 0; i < 16; i++) {
80
		/* first time call this irq_desc */
T
Thomas Gleixner 已提交
81
		struct irq_desc *desc = irq_to_desc(i);
82 83 84 85

		desc->status = IRQ_DISABLED;
		desc->action = NULL;
		desc->depth = 1;
L
Linus Torvalds 已提交
86

87 88 89 90
		/*
		 * 16 old-style INTA-cycle interrupts:
		 */
		set_irq_chip_and_handler_name(i, &i8259A_chip,
91
						      handle_level_irq, "XT");
L
Linus Torvalds 已提交
92 93 94
	}
}

95 96
void init_IRQ(void) __attribute__((weak, alias("native_init_IRQ")));

Y
Yinghai Lu 已提交
97
static void __init smp_intr_init(void)
L
Linus Torvalds 已提交
98 99 100 101 102 103
{
#ifdef CONFIG_SMP
	/*
	 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
	 * IPI, driven by wakeup.
	 */
104
	alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
L
Linus Torvalds 已提交
105

106
	/* IPIs for invalidation */
107 108 109 110 111 112 113 114
	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0);
	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1);
	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2);
	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3);
	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4);
	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5);
	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6);
	alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7);
L
Linus Torvalds 已提交
115 116

	/* IPI for generic function call */
117
	alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
118

119 120 121 122
	/* IPI for generic single function call */
	alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
			call_function_single_interrupt);

123 124 125
	/* Low priority IPI to cleanup after moving an irq */
	set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
#endif
126 127
}

Y
Yinghai Lu 已提交
128
static void __init apic_intr_init(void)
129 130 131
{
	smp_intr_init();

132 133
	alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
	alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
L
Linus Torvalds 已提交
134 135

	/* self generated IPI for local APIC timer */
136
	alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
L
Linus Torvalds 已提交
137 138

	/* IPI vectors for APIC spurious and error interrupts */
139 140
	alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
	alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
}

void __init native_init_IRQ(void)
{
	int i;

	init_ISA_irqs();
	/*
	 * Cover the whole vector space, no vector can escape
	 * us. (some of these will be overridden and become
	 * 'special' SMP interrupts)
	 */
	for (i = 0; i < (NR_VECTORS - FIRST_EXTERNAL_VECTOR); i++) {
		int vector = FIRST_EXTERNAL_VECTOR + i;
		if (vector != IA32_SYSCALL_VECTOR)
			set_intr_gate(vector, interrupt[i]);
	}

	apic_intr_init();
L
Linus Torvalds 已提交
160 161 162 163

	if (!acpi_ioapic)
		setup_irq(2, &irq2);
}