arm_pmu.c 21.0 KB
Newer Older
1 2 3 4 5 6
#undef DEBUG

/*
 * ARM performance counter support.
 *
 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
7
 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
8
 *
9
 * This code is based on the sparc64 perf event code, which is in turn based
10
 * on the x86 code.
11 12 13
 */
#define pr_fmt(fmt) "hw perfevents: " fmt

14
#include <linux/bitmap.h>
15
#include <linux/cpumask.h>
16
#include <linux/cpu_pm.h>
17
#include <linux/export.h>
18
#include <linux/kernel.h>
19
#include <linux/perf/arm_pmu.h>
20
#include <linux/slab.h>
21
#include <linux/sched/clock.h>
22
#include <linux/spinlock.h>
23 24
#include <linux/irq.h>
#include <linux/irqdesc.h>
25 26 27

#include <asm/irq_regs.h>

28 29 30
static DEFINE_PER_CPU(struct arm_pmu *, cpu_armpmu);
static DEFINE_PER_CPU(int, cpu_irq);

31
static inline u64 arm_pmu_event_max_period(struct perf_event *event)
32
{
33 34 35 36
	if (event->hw.flags & ARMPMU_EVT_64BIT)
		return GENMASK_ULL(63, 0);
	else
		return GENMASK_ULL(31, 0);
37 38
}

39
static int
M
Mark Rutland 已提交
40 41 42 43 44
armpmu_map_cache_event(const unsigned (*cache_map)
				      [PERF_COUNT_HW_CACHE_MAX]
				      [PERF_COUNT_HW_CACHE_OP_MAX]
				      [PERF_COUNT_HW_CACHE_RESULT_MAX],
		       u64 config)
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
{
	unsigned int cache_type, cache_op, cache_result, ret;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

60 61 62
	if (!cache_map)
		return -ENOENT;

M
Mark Rutland 已提交
63
	ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
64 65 66 67 68 69 70

	if (ret == CACHE_OP_UNSUPPORTED)
		return -ENOENT;

	return ret;
}

71
static int
72
armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
73
{
74 75 76 77 78
	int mapping;

	if (config >= PERF_COUNT_HW_MAX)
		return -EINVAL;

79 80 81
	if (!event_map)
		return -ENOENT;

82
	mapping = (*event_map)[config];
M
Mark Rutland 已提交
83
	return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
84 85 86
}

static int
M
Mark Rutland 已提交
87
armpmu_map_raw_event(u32 raw_event_mask, u64 config)
88
{
M
Mark Rutland 已提交
89 90 91
	return (int)(config & raw_event_mask);
}

92 93 94 95 96 97 98 99
int
armpmu_map_event(struct perf_event *event,
		 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
		 const unsigned (*cache_map)
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX],
		 u32 raw_event_mask)
M
Mark Rutland 已提交
100 101
{
	u64 config = event->attr.config;
102
	int type = event->attr.type;
M
Mark Rutland 已提交
103

104 105 106 107
	if (type == event->pmu->type)
		return armpmu_map_raw_event(raw_event_mask, config);

	switch (type) {
M
Mark Rutland 已提交
108
	case PERF_TYPE_HARDWARE:
109
		return armpmu_map_hw_event(event_map, config);
M
Mark Rutland 已提交
110 111 112 113 114 115 116
	case PERF_TYPE_HW_CACHE:
		return armpmu_map_cache_event(cache_map, config);
	case PERF_TYPE_RAW:
		return armpmu_map_raw_event(raw_event_mask, config);
	}

	return -ENOENT;
117 118
}

119
int armpmu_event_set_period(struct perf_event *event)
120
{
121
	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
122
	struct hw_perf_event *hwc = &event->hw;
123
	s64 left = local64_read(&hwc->period_left);
124
	s64 period = hwc->sample_period;
125
	u64 max_period;
126 127
	int ret = 0;

128
	max_period = arm_pmu_event_max_period(event);
129 130
	if (unlikely(left <= -period)) {
		left = period;
131
		local64_set(&hwc->period_left, left);
132 133 134 135 136 137
		hwc->last_period = period;
		ret = 1;
	}

	if (unlikely(left <= 0)) {
		left += period;
138
		local64_set(&hwc->period_left, left);
139 140 141 142
		hwc->last_period = period;
		ret = 1;
	}

143 144 145 146 147 148
	/*
	 * Limit the maximum period to prevent the counter value
	 * from overtaking the one we are about to program. In
	 * effect we are reducing max_period to account for
	 * interrupt latency (and we are being very conservative).
	 */
149 150
	if (left > (max_period >> 1))
		left = (max_period >> 1);
151

152
	local64_set(&hwc->prev_count, (u64)-left);
153

154
	armpmu->write_counter(event, (u64)(-left) & max_period);
155 156 157 158 159 160

	perf_event_update_userpage(event);

	return ret;
}

161
u64 armpmu_event_update(struct perf_event *event)
162
{
163
	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
164
	struct hw_perf_event *hwc = &event->hw;
165
	u64 delta, prev_raw_count, new_raw_count;
166
	u64 max_period = arm_pmu_event_max_period(event);
167 168

again:
169
	prev_raw_count = local64_read(&hwc->prev_count);
170
	new_raw_count = armpmu->read_counter(event);
171

172
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
173 174 175
			     new_raw_count) != prev_raw_count)
		goto again;

176
	delta = (new_raw_count - prev_raw_count) & max_period;
177

178 179
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
180 181 182 183 184

	return new_raw_count;
}

static void
P
Peter Zijlstra 已提交
185
armpmu_read(struct perf_event *event)
186
{
187
	armpmu_event_update(event);
188 189 190
}

static void
P
Peter Zijlstra 已提交
191
armpmu_stop(struct perf_event *event, int flags)
192
{
193
	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
194 195
	struct hw_perf_event *hwc = &event->hw;

P
Peter Zijlstra 已提交
196 197 198 199 200
	/*
	 * ARM pmu always has to update the counter, so ignore
	 * PERF_EF_UPDATE, see comments in armpmu_start().
	 */
	if (!(hwc->state & PERF_HES_STOPPED)) {
201 202
		armpmu->disable(event);
		armpmu_event_update(event);
P
Peter Zijlstra 已提交
203 204
		hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
	}
205 206
}

207
static void armpmu_start(struct perf_event *event, int flags)
208
{
209
	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
210 211
	struct hw_perf_event *hwc = &event->hw;

P
Peter Zijlstra 已提交
212 213 214 215 216 217 218 219
	/*
	 * ARM pmu always has to reprogram the period, so ignore
	 * PERF_EF_RELOAD, see the comment below.
	 */
	if (flags & PERF_EF_RELOAD)
		WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));

	hwc->state = 0;
220 221
	/*
	 * Set the period again. Some counters can't be stopped, so when we
P
Peter Zijlstra 已提交
222
	 * were stopped we simply disabled the IRQ source and the counter
223 224 225 226
	 * may have been left counting. If we don't do this step then we may
	 * get an interrupt too soon or *way* too late if the overflow has
	 * happened since disabling.
	 */
227 228
	armpmu_event_set_period(event);
	armpmu->enable(event);
229 230
}

P
Peter Zijlstra 已提交
231 232 233
static void
armpmu_del(struct perf_event *event, int flags)
{
234
	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
M
Mark Rutland 已提交
235
	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
P
Peter Zijlstra 已提交
236 237 238 239
	struct hw_perf_event *hwc = &event->hw;
	int idx = hwc->idx;

	armpmu_stop(event, PERF_EF_UPDATE);
240 241
	hw_events->events[idx] = NULL;
	clear_bit(idx, hw_events->used_mask);
242 243
	if (armpmu->clear_event_idx)
		armpmu->clear_event_idx(hw_events, event);
P
Peter Zijlstra 已提交
244 245 246 247

	perf_event_update_userpage(event);
}

248
static int
P
Peter Zijlstra 已提交
249
armpmu_add(struct perf_event *event, int flags)
250
{
251
	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
M
Mark Rutland 已提交
252
	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
253 254 255
	struct hw_perf_event *hwc = &event->hw;
	int idx;

256 257 258 259
	/* An event following a process won't be stopped earlier */
	if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
		return -ENOENT;

260
	/* If we don't have a space for the counter then finish early. */
261
	idx = armpmu->get_event_idx(hw_events, event);
262 263
	if (idx < 0)
		return idx;
264 265 266 267 268 269

	/*
	 * If there is an event in the counter we are going to use then make
	 * sure it is disabled.
	 */
	event->hw.idx = idx;
270
	armpmu->disable(event);
271
	hw_events->events[idx] = event;
272

P
Peter Zijlstra 已提交
273 274 275
	hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
	if (flags & PERF_EF_START)
		armpmu_start(event, PERF_EF_RELOAD);
276 277 278 279

	/* Propagate our changes to the userspace mapping. */
	perf_event_update_userpage(event);

280
	return 0;
281 282 283
}

static int
284 285
validate_event(struct pmu *pmu, struct pmu_hw_events *hw_events,
			       struct perf_event *event)
286
{
287
	struct arm_pmu *armpmu;
288

289 290 291
	if (is_software_event(event))
		return 1;

292 293 294 295 296 297 298 299
	/*
	 * Reject groups spanning multiple HW PMUs (e.g. CPU + CCI). The
	 * core perf code won't check that the pmu->ctx == leader->ctx
	 * until after pmu->event_init(event).
	 */
	if (event->pmu != pmu)
		return 0;

300
	if (event->state < PERF_EVENT_STATE_OFF)
301 302 303
		return 1;

	if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
304
		return 1;
305

306
	armpmu = to_arm_pmu(event->pmu);
307
	return armpmu->get_event_idx(hw_events, event) >= 0;
308 309 310 311 312 313
}

static int
validate_group(struct perf_event *event)
{
	struct perf_event *sibling, *leader = event->group_leader;
314
	struct pmu_hw_events fake_pmu;
315

316 317 318 319
	/*
	 * Initialise the fake PMU. We only need to populate the
	 * used_mask for the purposes of validation.
	 */
320
	memset(&fake_pmu.used_mask, 0, sizeof(fake_pmu.used_mask));
321

322
	if (!validate_event(event->pmu, &fake_pmu, leader))
323
		return -EINVAL;
324

P
Peter Zijlstra 已提交
325
	for_each_sibling_event(sibling, leader) {
326
		if (!validate_event(event->pmu, &fake_pmu, sibling))
327
			return -EINVAL;
328 329
	}

330
	if (!validate_event(event->pmu, &fake_pmu, event))
331
		return -EINVAL;
332 333 334 335

	return 0;
}

336
static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
337
{
338
	struct arm_pmu *armpmu;
339 340
	int ret;
	u64 start_clock, finish_clock;
341

342 343 344 345 346 347 348
	/*
	 * we request the IRQ with a (possibly percpu) struct arm_pmu**, but
	 * the handlers expect a struct arm_pmu*. The percpu_irq framework will
	 * do any necessary shifting, we just need to perform the first
	 * dereference.
	 */
	armpmu = *(void **)dev;
349 350
	if (WARN_ON_ONCE(!armpmu))
		return IRQ_NONE;
351

352
	start_clock = sched_clock();
353
	ret = armpmu->handle_irq(armpmu);
354 355 356 357
	finish_clock = sched_clock();

	perf_sample_event_took(finish_clock - start_clock);
	return ret;
358 359
}

360 361 362 363 364 365 366
static int
event_requires_mode_exclusion(struct perf_event_attr *attr)
{
	return attr->exclude_idle || attr->exclude_user ||
	       attr->exclude_kernel || attr->exclude_hv;
}

367 368 369
static int
__hw_perf_event_init(struct perf_event *event)
{
370
	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
371
	struct hw_perf_event *hwc = &event->hw;
372
	int mapping;
373

374
	hwc->flags = 0;
M
Mark Rutland 已提交
375
	mapping = armpmu->map_event(event);
376 377 378 379 380 381 382

	if (mapping < 0) {
		pr_debug("event %x:%llx not supported\n", event->attr.type,
			 event->attr.config);
		return mapping;
	}

383 384 385 386 387 388 389 390 391 392 393
	/*
	 * We don't assign an index until we actually place the event onto
	 * hardware. Use -1 to signify that we haven't decided where to put it
	 * yet. For SMP systems, each core has it's own PMU so we can't do any
	 * clever allocation or constraints checking at this point.
	 */
	hwc->idx		= -1;
	hwc->config_base	= 0;
	hwc->config		= 0;
	hwc->event_base		= 0;

394 395 396
	/*
	 * Check whether we need to exclude the counter from certain modes.
	 */
397 398 399
	if ((!armpmu->set_event_filter ||
	     armpmu->set_event_filter(hwc, &event->attr)) &&
	     event_requires_mode_exclusion(&event->attr)) {
400 401
		pr_debug("ARM performance counters do not support "
			 "mode exclusion\n");
402
		return -EOPNOTSUPP;
403 404 405
	}

	/*
406
	 * Store the event encoding into the config_base field.
407
	 */
408
	hwc->config_base	    |= (unsigned long)mapping;
409

410
	if (!is_sampling_event(event)) {
411 412 413 414 415 416
		/*
		 * For non-sampling runs, limit the sample_period to half
		 * of the counter width. That way, the new counter value
		 * is far less likely to overtake the previous one unless
		 * you have some serious IRQ latency issues.
		 */
417
		hwc->sample_period  = arm_pmu_event_max_period(event) >> 1;
418
		hwc->last_period    = hwc->sample_period;
419
		local64_set(&hwc->period_left, hwc->sample_period);
420 421 422
	}

	if (event->group_leader != event) {
423
		if (validate_group(event) != 0)
424 425 426
			return -EINVAL;
	}

427
	return 0;
428 429
}

430
static int armpmu_event_init(struct perf_event *event)
431
{
432
	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
433

434 435 436 437 438 439 440 441 442 443 444
	/*
	 * Reject CPU-affine events for CPUs that are of a different class to
	 * that which this PMU handles. Process-following events (where
	 * event->cpu == -1) can be migrated between CPUs, and thus we have to
	 * reject them later (in armpmu_add) if they're scheduled on a
	 * different class of CPU.
	 */
	if (event->cpu != -1 &&
		!cpumask_test_cpu(event->cpu, &armpmu->supported_cpus))
		return -ENOENT;

445 446 447 448
	/* does not support taken branch sampling */
	if (has_branch_stack(event))
		return -EOPNOTSUPP;

M
Mark Rutland 已提交
449
	if (armpmu->map_event(event) == -ENOENT)
450 451
		return -ENOENT;

452
	return __hw_perf_event_init(event);
453 454
}

P
Peter Zijlstra 已提交
455
static void armpmu_enable(struct pmu *pmu)
456
{
457
	struct arm_pmu *armpmu = to_arm_pmu(pmu);
M
Mark Rutland 已提交
458
	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
459
	int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
460

461 462 463 464
	/* For task-bound events we may be called on other CPUs */
	if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
		return;

465
	if (enabled)
466
		armpmu->start(armpmu);
467 468
}

P
Peter Zijlstra 已提交
469
static void armpmu_disable(struct pmu *pmu)
470
{
471
	struct arm_pmu *armpmu = to_arm_pmu(pmu);
472 473 474 475 476

	/* For task-bound events we may be called on other CPUs */
	if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
		return;

477
	armpmu->stop(armpmu);
478 479
}

480 481 482 483 484 485 486 487 488 489 490 491
/*
 * In heterogeneous systems, events are specific to a particular
 * microarchitecture, and aren't suitable for another. Thus, only match CPUs of
 * the same microarchitecture.
 */
static int armpmu_filter_match(struct perf_event *event)
{
	struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
	unsigned int cpu = smp_processor_id();
	return cpumask_test_cpu(cpu, &armpmu->supported_cpus);
}

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
static ssize_t armpmu_cpumask_show(struct device *dev,
				   struct device_attribute *attr, char *buf)
{
	struct arm_pmu *armpmu = to_arm_pmu(dev_get_drvdata(dev));
	return cpumap_print_to_pagebuf(true, buf, &armpmu->supported_cpus);
}

static DEVICE_ATTR(cpus, S_IRUGO, armpmu_cpumask_show, NULL);

static struct attribute *armpmu_common_attrs[] = {
	&dev_attr_cpus.attr,
	NULL,
};

static struct attribute_group armpmu_common_attr_group = {
	.attrs = armpmu_common_attrs,
};

510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
/* Set at runtime when we know what CPU type we are. */
static struct arm_pmu *__oprofile_cpu_pmu;

/*
 * Despite the names, these two functions are CPU-specific and are used
 * by the OProfile/perf code.
 */
const char *perf_pmu_name(void)
{
	if (!__oprofile_cpu_pmu)
		return NULL;

	return __oprofile_cpu_pmu->name;
}
EXPORT_SYMBOL_GPL(perf_pmu_name);

int perf_num_counters(void)
{
	int max_events = 0;

	if (__oprofile_cpu_pmu != NULL)
		max_events = __oprofile_cpu_pmu->num_events;

	return max_events;
}
EXPORT_SYMBOL_GPL(perf_num_counters);

537
static int armpmu_count_irq_users(const int irq)
538
{
539
	int cpu, count = 0;
540

541 542 543 544 545 546 547
	for_each_possible_cpu(cpu) {
		if (per_cpu(cpu_irq, cpu) == irq)
			count++;
	}

	return count;
}
548

549
void armpmu_free_irq(int irq, int cpu)
550 551 552 553
{
	if (per_cpu(cpu_irq, cpu) == 0)
		return;
	if (WARN_ON(irq != per_cpu(cpu_irq, cpu)))
554
		return;
555

556 557 558 559 560 561
	if (!irq_is_percpu_devid(irq))
		free_irq(irq, per_cpu_ptr(&cpu_armpmu, cpu));
	else if (armpmu_count_irq_users(irq) == 1)
		free_percpu_irq(irq, &cpu_armpmu);

	per_cpu(cpu_irq, cpu) = 0;
562
}
563

564
int armpmu_request_irq(int irq, int cpu)
565 566 567
{
	int err = 0;
	const irq_handler_t handler = armpmu_dispatch_irq;
568 569
	if (!irq)
		return 0;
570

571
	if (!irq_is_percpu_devid(irq)) {
572 573 574 575 576 577 578 579 580 581
		unsigned long irq_flags;

		err = irq_force_affinity(irq, cpumask_of(cpu));

		if (err && num_possible_cpus() > 1) {
			pr_warn("unable to set irq affinity (irq=%d, cpu=%u)\n",
				irq, cpu);
			goto err_out;
		}

M
Mark Rutland 已提交
582 583 584
		irq_flags = IRQF_PERCPU |
			    IRQF_NOBALANCING |
			    IRQF_NO_THREAD;
585

586
		irq_set_status_flags(irq, IRQ_NOAUTOEN);
587
		err = request_irq(irq, handler, irq_flags, "arm-pmu",
588 589
				  per_cpu_ptr(&cpu_armpmu, cpu));
	} else if (armpmu_count_irq_users(irq) == 0) {
590
		err = request_percpu_irq(irq, handler, "arm-pmu",
591
					 &cpu_armpmu);
592
	}
593

594 595
	if (err)
		goto err_out;
596

597
	per_cpu(cpu_irq, cpu) = irq;
598
	return 0;
599 600 601 602

err_out:
	pr_err("unable to request IRQ%d for ARM PMU counters\n", irq);
	return err;
603 604
}

605 606 607 608 609 610
static int armpmu_get_cpu_irq(struct arm_pmu *pmu, int cpu)
{
	struct pmu_hw_events __percpu *hw_events = pmu->hw_events;
	return per_cpu(hw_events->irq, cpu);
}

611 612 613 614 615 616
/*
 * PMU hardware loses all context when a CPU goes offline.
 * When a CPU is hotplugged back in, since some hardware registers are
 * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading
 * junk values out of them.
 */
617
static int arm_perf_starting_cpu(unsigned int cpu, struct hlist_node *node)
618
{
619
	struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
620
	int irq;
621

622 623 624 625
	if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
		return 0;
	if (pmu->reset)
		pmu->reset(pmu);
626

627 628
	per_cpu(cpu_armpmu, cpu) = pmu;

629 630
	irq = armpmu_get_cpu_irq(pmu, cpu);
	if (irq) {
631
		if (irq_is_percpu_devid(irq))
632
			enable_percpu_irq(irq, IRQ_TYPE_NONE);
633 634
		else
			enable_irq(irq);
635 636 637 638 639 640 641 642 643 644 645 646 647 648
	}

	return 0;
}

static int arm_perf_teardown_cpu(unsigned int cpu, struct hlist_node *node)
{
	struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
	int irq;

	if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
		return 0;

	irq = armpmu_get_cpu_irq(pmu, cpu);
649 650 651 652
	if (irq) {
		if (irq_is_percpu_devid(irq))
			disable_percpu_irq(irq);
		else
653
			disable_irq_nosync(irq);
654
	}
655

656 657
	per_cpu(cpu_armpmu, cpu) = NULL;

658
	return 0;
659 660
}

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
#ifdef CONFIG_CPU_PM
static void cpu_pm_pmu_setup(struct arm_pmu *armpmu, unsigned long cmd)
{
	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
	struct perf_event *event;
	int idx;

	for (idx = 0; idx < armpmu->num_events; idx++) {
		/*
		 * If the counter is not used skip it, there is no
		 * need of stopping/restarting it.
		 */
		if (!test_bit(idx, hw_events->used_mask))
			continue;

		event = hw_events->events[idx];

		switch (cmd) {
		case CPU_PM_ENTER:
			/*
			 * Stop and update the counter
			 */
			armpmu_stop(event, PERF_EF_UPDATE);
			break;
		case CPU_PM_EXIT:
		case CPU_PM_ENTER_FAILED:
687 688 689 690 691 692 693 694 695 696 697 698 699
			 /*
			  * Restore and enable the counter.
			  * armpmu_start() indirectly calls
			  *
			  * perf_event_update_userpage()
			  *
			  * that requires RCU read locking to be functional,
			  * wrap the call within RCU_NONIDLE to make the
			  * RCU subsystem aware this cpu is not idle from
			  * an RCU perspective for the armpmu_start() call
			  * duration.
			  */
			RCU_NONIDLE(armpmu_start(event, PERF_EF_RELOAD));
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
			break;
		default:
			break;
		}
	}
}

static int cpu_pm_pmu_notify(struct notifier_block *b, unsigned long cmd,
			     void *v)
{
	struct arm_pmu *armpmu = container_of(b, struct arm_pmu, cpu_pm_nb);
	struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
	int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);

	if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
		return NOTIFY_DONE;

	/*
	 * Always reset the PMU registers on power-up even if
	 * there are no events running.
	 */
	if (cmd == CPU_PM_EXIT && armpmu->reset)
		armpmu->reset(armpmu);

	if (!enabled)
		return NOTIFY_OK;

	switch (cmd) {
	case CPU_PM_ENTER:
		armpmu->stop(armpmu);
		cpu_pm_pmu_setup(armpmu, cmd);
		break;
	case CPU_PM_EXIT:
		cpu_pm_pmu_setup(armpmu, cmd);
	case CPU_PM_ENTER_FAILED:
		armpmu->start(armpmu);
		break;
	default:
		return NOTIFY_DONE;
	}

	return NOTIFY_OK;
}

static int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu)
{
	cpu_pmu->cpu_pm_nb.notifier_call = cpu_pm_pmu_notify;
	return cpu_pm_register_notifier(&cpu_pmu->cpu_pm_nb);
}

static void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu)
{
	cpu_pm_unregister_notifier(&cpu_pmu->cpu_pm_nb);
}
#else
static inline int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu) { return 0; }
static inline void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu) { }
#endif

759 760 761 762
static int cpu_pmu_init(struct arm_pmu *cpu_pmu)
{
	int err;

763 764
	err = cpuhp_state_add_instance(CPUHP_AP_PERF_ARM_STARTING,
				       &cpu_pmu->node);
765
	if (err)
766
		goto out;
767

768 769 770 771
	err = cpu_pm_pmu_register(cpu_pmu);
	if (err)
		goto out_unregister;

772 773
	return 0;

774
out_unregister:
775 776
	cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
					    &cpu_pmu->node);
777
out:
778 779 780 781 782
	return err;
}

static void cpu_pmu_destroy(struct arm_pmu *cpu_pmu)
{
783
	cpu_pm_pmu_unregister(cpu_pmu);
784 785
	cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
					    &cpu_pmu->node);
786 787
}

788
static struct arm_pmu *__armpmu_alloc(gfp_t flags)
789 790 791 792
{
	struct arm_pmu *pmu;
	int cpu;

793
	pmu = kzalloc(sizeof(*pmu), flags);
794 795 796 797 798
	if (!pmu) {
		pr_info("failed to allocate PMU device!\n");
		goto out;
	}

799
	pmu->hw_events = alloc_percpu_gfp(struct pmu_hw_events, flags);
800 801 802 803 804
	if (!pmu->hw_events) {
		pr_info("failed to allocate per-cpu PMU data.\n");
		goto out_free_pmu;
	}

805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
	pmu->pmu = (struct pmu) {
		.pmu_enable	= armpmu_enable,
		.pmu_disable	= armpmu_disable,
		.event_init	= armpmu_event_init,
		.add		= armpmu_add,
		.del		= armpmu_del,
		.start		= armpmu_start,
		.stop		= armpmu_stop,
		.read		= armpmu_read,
		.filter_match	= armpmu_filter_match,
		.attr_groups	= pmu->attr_groups,
		/*
		 * This is a CPU PMU potentially in a heterogeneous
		 * configuration (e.g. big.LITTLE). This is not an uncore PMU,
		 * and we have taken ctx sharing into account (e.g. with our
		 * pmu::filter_match callback and pmu::event_init group
		 * validation).
		 */
		.capabilities	= PERF_PMU_CAP_HETEROGENEOUS_CPUS,
	};

	pmu->attr_groups[ARMPMU_ATTR_GROUP_COMMON] =
		&armpmu_common_attr_group;

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
	for_each_possible_cpu(cpu) {
		struct pmu_hw_events *events;

		events = per_cpu_ptr(pmu->hw_events, cpu);
		raw_spin_lock_init(&events->pmu_lock);
		events->percpu_pmu = pmu;
	}

	return pmu;

out_free_pmu:
	kfree(pmu);
out:
	return NULL;
}

845 846 847 848 849 850 851 852 853 854 855
struct arm_pmu *armpmu_alloc(void)
{
	return __armpmu_alloc(GFP_KERNEL);
}

struct arm_pmu *armpmu_alloc_atomic(void)
{
	return __armpmu_alloc(GFP_ATOMIC);
}


856
void armpmu_free(struct arm_pmu *pmu)
857 858 859 860 861
{
	free_percpu(pmu->hw_events);
	kfree(pmu);
}

862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
int armpmu_register(struct arm_pmu *pmu)
{
	int ret;

	ret = cpu_pmu_init(pmu);
	if (ret)
		return ret;

	ret = perf_pmu_register(&pmu->pmu, pmu->name, -1);
	if (ret)
		goto out_destroy;

	if (!__oprofile_cpu_pmu)
		__oprofile_cpu_pmu = pmu;

	pr_info("enabled with %s PMU driver, %d counters available\n",
		pmu->name, pmu->num_events);

	return 0;

out_destroy:
	cpu_pmu_destroy(pmu);
	return ret;
}

887 888 889 890
static int arm_pmu_hp_init(void)
{
	int ret;

891
	ret = cpuhp_setup_state_multi(CPUHP_AP_PERF_ARM_STARTING,
T
Thomas Gleixner 已提交
892
				      "perf/arm/pmu:starting",
893 894
				      arm_perf_starting_cpu,
				      arm_perf_teardown_cpu);
895 896 897 898 899 900
	if (ret)
		pr_err("CPU hotplug notifier for ARM PMU could not be registered: %d\n",
		       ret);
	return ret;
}
subsys_initcall(arm_pmu_hp_init);