proc-sa1100.S 6.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/mm/proc-sa1100.S
 *
 *  Copyright (C) 1997-2002 Russell King
5
 *  hacked for non-paged-MM by Hyok S. Choi, 2003.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 *  MMU functions for SA110
 *
 *  These are the low level assembler for performing cache and TLB
 *  functions on the StrongARM-1100 and StrongARM-1110.
 *
 *  Note that SA1100 and SA1110 share everything but their name and CPU ID.
 *
 *  12-jun-2000, Erik Mouw (J.A.K.Mouw@its.tudelft.nl):
 *    Flush the read buffer at context switches
 */
#include <linux/linkage.h>
#include <linux/init.h>
#include <asm/assembler.h>
24
#include <asm/asm-offsets.h>
25
#include <asm/hwcap.h>
26
#include <mach/hardware.h>
27
#include <asm/pgtable-hwdef.h>
L
Linus Torvalds 已提交
28 29
#include <asm/pgtable.h>

30 31
#include "proc-macros.S"

L
Linus Torvalds 已提交
32 33 34 35 36
/*
 * the cache line size of the I and D cache
 */
#define DCACHELINESIZE	32

37
	.section .text
L
Linus Torvalds 已提交
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55

/*
 * cpu_sa1100_proc_init()
 */
ENTRY(cpu_sa1100_proc_init)
	mov	r0, #0
	mcr	p15, 0, r0, c15, c1, 2		@ Enable clock switching
	mcr	p15, 0, r0, c9, c0, 5		@ Allow read-buffer operations from userland
	mov	pc, lr

/*
 * cpu_sa1100_proc_fin()
 *
 * Prepare the CPU for reset:
 *  - Disable interrupts
 *  - Clean and turn off caches.
 */
ENTRY(cpu_sa1100_proc_fin)
56
	mcr	p15, 0, ip, c15, c2, 2		@ Disable clock switching
L
Linus Torvalds 已提交
57 58 59 60
	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
	bic	r0, r0, #0x1000			@ ...i............
	bic	r0, r0, #0x000e			@ ............wca.
	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
61
	mov	pc, lr
L
Linus Torvalds 已提交
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76

/*
 * cpu_sa1100_reset(loc)
 *
 * Perform a soft reset of the system.  Put the CPU into the
 * same state as it would be if it had been reset, and branch
 * to what would be the reset vector.
 *
 * loc: location to jump to for soft reset
 */
	.align	5
ENTRY(cpu_sa1100_reset)
	mov	ip, #0
	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches
	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
77
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
78
	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
79
#endif
L
Linus Torvalds 已提交
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register
	bic	ip, ip, #0x000f			@ ............wcam
	bic	ip, ip, #0x1100			@ ...i...s........
	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
	mov	pc, r0

/*
 * cpu_sa1100_do_idle(type)
 *
 * Cause the processor to idle
 *
 * type: call type:
 *   0 = slow idle
 *   1 = fast idle
 *   2 = switch to slow processor clock
 *   3 = switch to fast processor clock
 */
	.align	5
ENTRY(cpu_sa1100_do_idle)
	mov	r0, r0				@ 4 nop padding
	mov	r0, r0
	mov	r0, r0
	mov	r0, r0				@ 4 nop padding
	mov	r0, r0
	mov	r0, r0
	mov	r0, #0
	ldr	r1, =UNCACHEABLE_ADDR		@ ptr to uncacheable address
	@ --- aligned to a cache line
	mcr	p15, 0, r0, c15, c2, 2		@ disable clock switching
	ldr	r1, [r1, #0]			@ force switch to MCLK
	mcr	p15, 0, r0, c15, c8, 2		@ wait for interrupt
	mov	r0, r0				@ safety
	mcr	p15, 0, r0, c15, c1, 2		@ enable clock switching
	mov	pc, lr

/* ================================= CACHE ================================ */

/*
 * cpu_sa1100_dcache_clean_area(addr,sz)
 *
 * Clean the specified entry of any caches such that the MMU
 * translation fetches will obtain correct data.
 *
 * addr: cache-unaligned virtual address
 */
	.align	5
ENTRY(cpu_sa1100_dcache_clean_area)
1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
	add	r0, r0, #DCACHELINESIZE
	subs	r1, r1, #DCACHELINESIZE
	bhi	1b
	mov	pc, lr

/* =============================== PageTable ============================== */

/*
 * cpu_sa1100_switch_mm(pgd)
 *
 * Set the translation base pointer to be as described by pgd.
 *
 * pgd: new page tables
 */
	.align	5
ENTRY(cpu_sa1100_switch_mm)
144
#ifdef CONFIG_MMU
145 146
	str	lr, [sp, #-4]!
	bl	v4wb_flush_kern_cache_all	@ clears IP
L
Linus Torvalds 已提交
147 148 149
	mcr	p15, 0, ip, c9, c0, 0		@ invalidate RB
	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
150
	ldr	pc, [sp], #4
151 152 153
#else
	mov	pc, lr
#endif
L
Linus Torvalds 已提交
154 155

/*
R
Russell King 已提交
156
 * cpu_sa1100_set_pte_ext(ptep, pte, ext)
L
Linus Torvalds 已提交
157 158 159 160
 *
 * Set a PTE and flush it out
 */
	.align	5
R
Russell King 已提交
161
ENTRY(cpu_sa1100_set_pte_ext)
162
#ifdef CONFIG_MMU
163
	armv3_set_pte_ext wc_disable=0
L
Linus Torvalds 已提交
164 165 166
	mov	r0, r0
	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
167
#endif
L
Linus Torvalds 已提交
168 169
	mov	pc, lr

170
.globl	cpu_sa1100_suspend_size
171
.equ	cpu_sa1100_suspend_size, 4 * 3
172
#ifdef CONFIG_PM_SLEEP
173
ENTRY(cpu_sa1100_do_suspend)
174
	stmfd	sp!, {r4 - r6, lr}
175
	mrc	p15, 0, r4, c3, c0, 0		@ domain ID
176 177 178 179
	mrc	p15, 0, r5, c13, c0, 0		@ PID
	mrc	p15, 0, r6, c1, c0, 0		@ control reg
	stmia	r0, {r4 - r6}			@ store cp regs
	ldmfd	sp!, {r4 - r6, pc}
180 181 182
ENDPROC(cpu_sa1100_do_suspend)

ENTRY(cpu_sa1100_do_resume)
183
	ldmia	r0, {r4 - r6}			@ load cp regs
184 185 186 187 188
	mov	ip, #0
	mcr	p15, 0, ip, c8, c7, 0		@ flush I+D TLBs
	mcr	p15, 0, ip, c7, c7, 0		@ flush I&D cache
	mcr	p15, 0, ip, c9, c0, 0		@ invalidate RB
	mcr	p15, 0, ip, c9, c0, 5		@ allow user space to use RB
189 190

	mcr	p15, 0, r4, c3, c0, 0		@ domain ID
191 192 193
	mcr	p15, 0, r1, c2, c0, 0		@ translation table base addr
	mcr	p15, 0, r5, c13, c0, 0		@ PID
	mov	r0, r6				@ control register
194 195 196 197
	b	cpu_resume_mmu
ENDPROC(cpu_sa1100_do_resume)
#endif

198
	__CPUINIT
L
Linus Torvalds 已提交
199 200 201 202 203 204

	.type	__sa1100_setup, #function
__sa1100_setup:
	mov	r0, #0
	mcr	p15, 0, r0, c7, c7		@ invalidate I,D caches on v4
	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer on v4
205
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
206
	mcr	p15, 0, r0, c8, c7		@ invalidate I,D TLBs on v4
207
#endif
208 209
	adr	r5, sa1100_crval
	ldmia	r5, {r5, r6}
L
Linus Torvalds 已提交
210 211
	mrc	p15, 0, r0, c1, c0		@ get control register v4
	bic	r0, r0, r5
212
	orr	r0, r0, r6
L
Linus Torvalds 已提交
213 214 215 216 217 218 219 220 221
	mov	pc, lr
	.size	__sa1100_setup, . - __sa1100_setup

	/*
	 *  R
	 * .RVI ZFRS BLDP WCAM
	 * ..11 0001 ..11 1101
	 * 
	 */
222 223 224
	.type	sa1100_crval, #object
sa1100_crval:
	crval	clear=0x00003f3f, mmuset=0x0000313d, ucset=0x00001130
L
Linus Torvalds 已提交
225 226 227 228 229 230 231

	__INITDATA

/*
 * SA1100 and SA1110 share the same function calls
 */

232 233
	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
	define_processor_functions sa1100, dabort=v4_early_abort, pabort=legacy_pabort, suspend=1
L
Linus Torvalds 已提交
234

235
	.section ".rodata"
L
Linus Torvalds 已提交
236

237 238 239 240
	string	cpu_arch_name, "armv4"
	string	cpu_elf_name, "v4"
	string	cpu_sa1100_name, "StrongARM-1100"
	string	cpu_sa1110_name, "StrongARM-1110"
L
Linus Torvalds 已提交
241 242 243

	.align

244
	.section ".proc.info.init", #alloc, #execinstr
L
Linus Torvalds 已提交
245

246 247 248 249 250
.macro sa1100_proc_info name:req, cpu_val:req, cpu_mask:req, cpu_name:req
	.type	__\name\()_proc_info,#object
__\name\()_proc_info:
	.long	\cpu_val
	.long	\cpu_mask
L
Linus Torvalds 已提交
251 252 253 254 255
	.long   PMD_TYPE_SECT | \
		PMD_SECT_BUFFERABLE | \
		PMD_SECT_CACHEABLE | \
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ
256 257 258
	.long   PMD_TYPE_SECT | \
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ
L
Linus Torvalds 已提交
259 260 261 262
	b	__sa1100_setup
	.long	cpu_arch_name
	.long	cpu_elf_name
	.long	HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT
263
	.long	\cpu_name
L
Linus Torvalds 已提交
264 265 266 267
	.long	sa1100_processor_functions
	.long	v4wb_tlb_fns
	.long	v4_mc_user_fns
	.long	v4wb_cache_fns
268 269
	.size	__\name\()_proc_info, . - __\name\()_proc_info
.endm
L
Linus Torvalds 已提交
270

271 272
	sa1100_proc_info sa1100, 0x4401a110, 0xfffffff0, cpu_sa1100_name
	sa1100_proc_info sa1110, 0x6901b110, 0xfffffff0, cpu_sa1110_name