irq-gic-v3-its.c 52.9 KB
Newer Older
M
Marc Zyngier 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
 * Author: Marc Zyngier <marc.zyngier@arm.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

18
#include <linux/acpi.h>
19
#include <linux/acpi_iort.h>
M
Marc Zyngier 已提交
20 21 22
#include <linux/bitmap.h>
#include <linux/cpu.h>
#include <linux/delay.h>
23
#include <linux/dma-iommu.h>
M
Marc Zyngier 已提交
24
#include <linux/interrupt.h>
25
#include <linux/irqdomain.h>
M
Marc Zyngier 已提交
26 27 28 29 30 31 32 33 34 35 36
#include <linux/log2.h>
#include <linux/mm.h>
#include <linux/msi.h>
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
#include <linux/of_pci.h>
#include <linux/of_platform.h>
#include <linux/percpu.h>
#include <linux/slab.h>

37
#include <linux/irqchip.h>
M
Marc Zyngier 已提交
38 39 40 41 42
#include <linux/irqchip/arm-gic-v3.h>

#include <asm/cputype.h>
#include <asm/exception.h>

43 44
#include "irq-gic-common.h"

45 46
#define ITS_FLAGS_CMDQ_NEEDS_FLUSHING		(1ULL << 0)
#define ITS_FLAGS_WORKAROUND_CAVIUM_22375	(1ULL << 1)
47
#define ITS_FLAGS_WORKAROUND_CAVIUM_23144	(1ULL << 2)
M
Marc Zyngier 已提交
48

49 50
#define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING	(1 << 0)

51 52 53 54 55 56 57 58 59 60 61 62 63
static u32 lpi_id_bits;

/*
 * We allocate memory for PROPBASE to cover 2 ^ lpi_id_bits LPIs to
 * deal with (one configuration byte per interrupt). PENDBASE has to
 * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI).
 */
#define LPI_NRBITS		lpi_id_bits
#define LPI_PROPBASE_SZ		ALIGN(BIT(LPI_NRBITS), SZ_64K)
#define LPI_PENDBASE_SZ		ALIGN(BIT(LPI_NRBITS) / 8, SZ_64K)

#define LPI_PROP_DEFAULT_PRIO	0xa0

M
Marc Zyngier 已提交
64 65 66 67 68 69 70 71 72 73
/*
 * Collection structure - just an ID, and a redistributor address to
 * ping. We use one per CPU as a bag of interrupts assigned to this
 * CPU.
 */
struct its_collection {
	u64			target_address;
	u16			col_id;
};

74
/*
75 76
 * The ITS_BASER structure - contains memory information, cached
 * value of BASER register configuration and ITS page size.
77 78 79 80 81
 */
struct its_baser {
	void		*base;
	u64		val;
	u32		order;
82
	u32		psz;
83 84
};

M
Marc Zyngier 已提交
85 86
/*
 * The ITS structure - contains most of the infrastructure, with the
87 88
 * top-level MSI domain, the command queue, the collections, and the
 * list of devices writing to it.
M
Marc Zyngier 已提交
89 90 91 92 93
 */
struct its_node {
	raw_spinlock_t		lock;
	struct list_head	entry;
	void __iomem		*base;
94
	phys_addr_t		phys_base;
M
Marc Zyngier 已提交
95 96
	struct its_cmd_block	*cmd_base;
	struct its_cmd_block	*cmd_write;
97
	struct its_baser	tables[GITS_BASER_NR_REGS];
M
Marc Zyngier 已提交
98 99 100 101
	struct its_collection	*collections;
	struct list_head	its_device_list;
	u64			flags;
	u32			ite_size;
102
	u32			device_ids;
103
	int			numa_node;
104
	bool			is_v4;
M
Marc Zyngier 已提交
105 106 107 108
};

#define ITS_ITT_ALIGN		SZ_256

109 110 111
/* Convert page order to size in bytes */
#define PAGE_ORDER_TO_SIZE(o)	(PAGE_SIZE << (o))

112 113 114 115 116 117 118
struct event_lpi_map {
	unsigned long		*lpi_map;
	u16			*col_map;
	irq_hw_number_t		lpi_base;
	int			nr_lpis;
};

M
Marc Zyngier 已提交
119 120 121 122 123 124 125
/*
 * The ITS view of a device - belongs to an ITS, a collection, owns an
 * interrupt translation table, and a list of interrupts.
 */
struct its_device {
	struct list_head	entry;
	struct its_node		*its;
126
	struct event_lpi_map	event_map;
M
Marc Zyngier 已提交
127 128 129 130 131
	void			*itt;
	u32			nr_ites;
	u32			device_id;
};

132 133 134
static LIST_HEAD(its_nodes);
static DEFINE_SPINLOCK(its_lock);
static struct rdists *gic_rdists;
135
static struct irq_domain *its_parent;
136

137 138 139 140 141 142 143 144
/*
 * We have a maximum number of 16 ITSs in the whole system if we're
 * using the ITSList mechanism
 */
#define ITS_LIST_MAX		16

static unsigned long its_list_map;

145 146 147
#define gic_data_rdist()		(raw_cpu_ptr(gic_rdists->rdist))
#define gic_data_rdist_rd_base()	(gic_data_rdist()->rd_base)

148 149 150 151 152 153 154 155
static struct its_collection *dev_event_to_col(struct its_device *its_dev,
					       u32 event)
{
	struct its_node *its = its_dev->its;

	return its->collections + its_dev->event_map.col_map[event];
}

M
Marc Zyngier 已提交
156 157 158 159 160 161 162 163 164 165 166
/*
 * ITS command descriptors - parameters to be encoded in a command
 * block.
 */
struct its_cmd_desc {
	union {
		struct {
			struct its_device *dev;
			u32 event_id;
		} its_inv_cmd;

167 168 169 170 171
		struct {
			struct its_device *dev;
			u32 event_id;
		} its_clear_cmd;

M
Marc Zyngier 已提交
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
		struct {
			struct its_device *dev;
			u32 event_id;
		} its_int_cmd;

		struct {
			struct its_device *dev;
			int valid;
		} its_mapd_cmd;

		struct {
			struct its_collection *col;
			int valid;
		} its_mapc_cmd;

		struct {
			struct its_device *dev;
			u32 phys_id;
			u32 event_id;
191
		} its_mapti_cmd;
M
Marc Zyngier 已提交
192 193 194 195

		struct {
			struct its_device *dev;
			struct its_collection *col;
196
			u32 event_id;
M
Marc Zyngier 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
		} its_movi_cmd;

		struct {
			struct its_device *dev;
			u32 event_id;
		} its_discard_cmd;

		struct {
			struct its_collection *col;
		} its_invall_cmd;
	};
};

/*
 * The ITS command block, which is what the ITS actually parses.
 */
struct its_cmd_block {
	u64	raw_cmd[4];
};

#define ITS_CMD_QUEUE_SZ		SZ_64K
#define ITS_CMD_QUEUE_NR_ENTRIES	(ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block))

typedef struct its_collection *(*its_cmd_builder_t)(struct its_cmd_block *,
						    struct its_cmd_desc *);

223 224 225 226 227 228 229
static void its_mask_encode(u64 *raw_cmd, u64 val, int h, int l)
{
	u64 mask = GENMASK_ULL(h, l);
	*raw_cmd &= ~mask;
	*raw_cmd |= (val << l) & mask;
}

M
Marc Zyngier 已提交
230 231
static void its_encode_cmd(struct its_cmd_block *cmd, u8 cmd_nr)
{
232
	its_mask_encode(&cmd->raw_cmd[0], cmd_nr, 7, 0);
M
Marc Zyngier 已提交
233 234 235 236
}

static void its_encode_devid(struct its_cmd_block *cmd, u32 devid)
{
237
	its_mask_encode(&cmd->raw_cmd[0], devid, 63, 32);
M
Marc Zyngier 已提交
238 239 240 241
}

static void its_encode_event_id(struct its_cmd_block *cmd, u32 id)
{
242
	its_mask_encode(&cmd->raw_cmd[1], id, 31, 0);
M
Marc Zyngier 已提交
243 244 245 246
}

static void its_encode_phys_id(struct its_cmd_block *cmd, u32 phys_id)
{
247
	its_mask_encode(&cmd->raw_cmd[1], phys_id, 63, 32);
M
Marc Zyngier 已提交
248 249 250 251
}

static void its_encode_size(struct its_cmd_block *cmd, u8 size)
{
252
	its_mask_encode(&cmd->raw_cmd[1], size, 4, 0);
M
Marc Zyngier 已提交
253 254 255 256
}

static void its_encode_itt(struct its_cmd_block *cmd, u64 itt_addr)
{
257
	its_mask_encode(&cmd->raw_cmd[2], itt_addr >> 8, 50, 8);
M
Marc Zyngier 已提交
258 259 260 261
}

static void its_encode_valid(struct its_cmd_block *cmd, int valid)
{
262
	its_mask_encode(&cmd->raw_cmd[2], !!valid, 63, 63);
M
Marc Zyngier 已提交
263 264 265 266
}

static void its_encode_target(struct its_cmd_block *cmd, u64 target_addr)
{
267
	its_mask_encode(&cmd->raw_cmd[2], target_addr >> 16, 50, 16);
M
Marc Zyngier 已提交
268 269 270 271
}

static void its_encode_collection(struct its_cmd_block *cmd, u16 col)
{
272
	its_mask_encode(&cmd->raw_cmd[2], col, 15, 0);
M
Marc Zyngier 已提交
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
}

static inline void its_fixup_cmd(struct its_cmd_block *cmd)
{
	/* Let's fixup BE commands */
	cmd->raw_cmd[0] = cpu_to_le64(cmd->raw_cmd[0]);
	cmd->raw_cmd[1] = cpu_to_le64(cmd->raw_cmd[1]);
	cmd->raw_cmd[2] = cpu_to_le64(cmd->raw_cmd[2]);
	cmd->raw_cmd[3] = cpu_to_le64(cmd->raw_cmd[3]);
}

static struct its_collection *its_build_mapd_cmd(struct its_cmd_block *cmd,
						 struct its_cmd_desc *desc)
{
	unsigned long itt_addr;
288
	u8 size = ilog2(desc->its_mapd_cmd.dev->nr_ites);
M
Marc Zyngier 已提交
289 290 291 292 293 294 295 296 297 298 299 300

	itt_addr = virt_to_phys(desc->its_mapd_cmd.dev->itt);
	itt_addr = ALIGN(itt_addr, ITS_ITT_ALIGN);

	its_encode_cmd(cmd, GITS_CMD_MAPD);
	its_encode_devid(cmd, desc->its_mapd_cmd.dev->device_id);
	its_encode_size(cmd, size - 1);
	its_encode_itt(cmd, itt_addr);
	its_encode_valid(cmd, desc->its_mapd_cmd.valid);

	its_fixup_cmd(cmd);

301
	return NULL;
M
Marc Zyngier 已提交
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
}

static struct its_collection *its_build_mapc_cmd(struct its_cmd_block *cmd,
						 struct its_cmd_desc *desc)
{
	its_encode_cmd(cmd, GITS_CMD_MAPC);
	its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
	its_encode_target(cmd, desc->its_mapc_cmd.col->target_address);
	its_encode_valid(cmd, desc->its_mapc_cmd.valid);

	its_fixup_cmd(cmd);

	return desc->its_mapc_cmd.col;
}

317
static struct its_collection *its_build_mapti_cmd(struct its_cmd_block *cmd,
M
Marc Zyngier 已提交
318 319
						  struct its_cmd_desc *desc)
{
320 321
	struct its_collection *col;

322 323
	col = dev_event_to_col(desc->its_mapti_cmd.dev,
			       desc->its_mapti_cmd.event_id);
324

325 326 327 328
	its_encode_cmd(cmd, GITS_CMD_MAPTI);
	its_encode_devid(cmd, desc->its_mapti_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_mapti_cmd.event_id);
	its_encode_phys_id(cmd, desc->its_mapti_cmd.phys_id);
329
	its_encode_collection(cmd, col->col_id);
M
Marc Zyngier 已提交
330 331 332

	its_fixup_cmd(cmd);

333
	return col;
M
Marc Zyngier 已提交
334 335 336 337 338
}

static struct its_collection *its_build_movi_cmd(struct its_cmd_block *cmd,
						 struct its_cmd_desc *desc)
{
339 340 341 342 343
	struct its_collection *col;

	col = dev_event_to_col(desc->its_movi_cmd.dev,
			       desc->its_movi_cmd.event_id);

M
Marc Zyngier 已提交
344 345
	its_encode_cmd(cmd, GITS_CMD_MOVI);
	its_encode_devid(cmd, desc->its_movi_cmd.dev->device_id);
346
	its_encode_event_id(cmd, desc->its_movi_cmd.event_id);
M
Marc Zyngier 已提交
347 348 349 350
	its_encode_collection(cmd, desc->its_movi_cmd.col->col_id);

	its_fixup_cmd(cmd);

351
	return col;
M
Marc Zyngier 已提交
352 353 354 355 356
}

static struct its_collection *its_build_discard_cmd(struct its_cmd_block *cmd,
						    struct its_cmd_desc *desc)
{
357 358 359 360 361
	struct its_collection *col;

	col = dev_event_to_col(desc->its_discard_cmd.dev,
			       desc->its_discard_cmd.event_id);

M
Marc Zyngier 已提交
362 363 364 365 366 367
	its_encode_cmd(cmd, GITS_CMD_DISCARD);
	its_encode_devid(cmd, desc->its_discard_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_discard_cmd.event_id);

	its_fixup_cmd(cmd);

368
	return col;
M
Marc Zyngier 已提交
369 370 371 372 373
}

static struct its_collection *its_build_inv_cmd(struct its_cmd_block *cmd,
						struct its_cmd_desc *desc)
{
374 375 376 377 378
	struct its_collection *col;

	col = dev_event_to_col(desc->its_inv_cmd.dev,
			       desc->its_inv_cmd.event_id);

M
Marc Zyngier 已提交
379 380 381 382 383 384
	its_encode_cmd(cmd, GITS_CMD_INV);
	its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_inv_cmd.event_id);

	its_fixup_cmd(cmd);

385
	return col;
M
Marc Zyngier 已提交
386 387
}

388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
static struct its_collection *its_build_int_cmd(struct its_cmd_block *cmd,
						struct its_cmd_desc *desc)
{
	struct its_collection *col;

	col = dev_event_to_col(desc->its_int_cmd.dev,
			       desc->its_int_cmd.event_id);

	its_encode_cmd(cmd, GITS_CMD_INT);
	its_encode_devid(cmd, desc->its_int_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_int_cmd.event_id);

	its_fixup_cmd(cmd);

	return col;
}

static struct its_collection *its_build_clear_cmd(struct its_cmd_block *cmd,
						  struct its_cmd_desc *desc)
{
	struct its_collection *col;

	col = dev_event_to_col(desc->its_clear_cmd.dev,
			       desc->its_clear_cmd.event_id);

	its_encode_cmd(cmd, GITS_CMD_CLEAR);
	its_encode_devid(cmd, desc->its_clear_cmd.dev->device_id);
	its_encode_event_id(cmd, desc->its_clear_cmd.event_id);

	its_fixup_cmd(cmd);

	return col;
}

M
Marc Zyngier 已提交
422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
static struct its_collection *its_build_invall_cmd(struct its_cmd_block *cmd,
						   struct its_cmd_desc *desc)
{
	its_encode_cmd(cmd, GITS_CMD_INVALL);
	its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);

	its_fixup_cmd(cmd);

	return NULL;
}

static u64 its_cmd_ptr_to_offset(struct its_node *its,
				 struct its_cmd_block *ptr)
{
	return (ptr - its->cmd_base) * sizeof(*ptr);
}

static int its_queue_full(struct its_node *its)
{
	int widx;
	int ridx;

	widx = its->cmd_write - its->cmd_base;
	ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block);

	/* This is incredibly unlikely to happen, unless the ITS locks up. */
	if (((widx + 1) % ITS_CMD_QUEUE_NR_ENTRIES) == ridx)
		return 1;

	return 0;
}

static struct its_cmd_block *its_allocate_entry(struct its_node *its)
{
	struct its_cmd_block *cmd;
	u32 count = 1000000;	/* 1s! */

	while (its_queue_full(its)) {
		count--;
		if (!count) {
			pr_err_ratelimited("ITS queue not draining\n");
			return NULL;
		}
		cpu_relax();
		udelay(1);
	}

	cmd = its->cmd_write++;

	/* Handle queue wrapping */
	if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES))
		its->cmd_write = its->cmd_base;

475 476 477 478 479 480
	/* Clear command  */
	cmd->raw_cmd[0] = 0;
	cmd->raw_cmd[1] = 0;
	cmd->raw_cmd[2] = 0;
	cmd->raw_cmd[3] = 0;

M
Marc Zyngier 已提交
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
	return cmd;
}

static struct its_cmd_block *its_post_commands(struct its_node *its)
{
	u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write);

	writel_relaxed(wr, its->base + GITS_CWRITER);

	return its->cmd_write;
}

static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd)
{
	/*
	 * Make sure the commands written to memory are observable by
	 * the ITS.
	 */
	if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING)
500
		gic_flush_dcache_to_poc(cmd, sizeof(*cmd));
M
Marc Zyngier 已提交
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
	else
		dsb(ishst);
}

static void its_wait_for_range_completion(struct its_node *its,
					  struct its_cmd_block *from,
					  struct its_cmd_block *to)
{
	u64 rd_idx, from_idx, to_idx;
	u32 count = 1000000;	/* 1s! */

	from_idx = its_cmd_ptr_to_offset(its, from);
	to_idx = its_cmd_ptr_to_offset(its, to);

	while (1) {
		rd_idx = readl_relaxed(its->base + GITS_CREADR);
517 518 519 520 521 522 523

		/* Direct case */
		if (from_idx < to_idx && rd_idx >= to_idx)
			break;

		/* Wrapped case */
		if (from_idx >= to_idx && rd_idx >= to_idx && rd_idx < from_idx)
M
Marc Zyngier 已提交
524 525 526 527 528 529 530 531 532 533 534 535
			break;

		count--;
		if (!count) {
			pr_err_ratelimited("ITS queue timeout\n");
			return;
		}
		cpu_relax();
		udelay(1);
	}
}

536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
/* Warning, macro hell follows */
#define BUILD_SINGLE_CMD_FUNC(name, buildtype, synctype, buildfn)	\
void name(struct its_node *its,						\
	  buildtype builder,						\
	  struct its_cmd_desc *desc)					\
{									\
	struct its_cmd_block *cmd, *sync_cmd, *next_cmd;		\
	synctype *sync_obj;						\
	unsigned long flags;						\
									\
	raw_spin_lock_irqsave(&its->lock, flags);			\
									\
	cmd = its_allocate_entry(its);					\
	if (!cmd) {		/* We're soooooo screewed... */		\
		raw_spin_unlock_irqrestore(&its->lock, flags);		\
		return;							\
	}								\
	sync_obj = builder(cmd, desc);					\
	its_flush_cmd(its, cmd);					\
									\
	if (sync_obj) {							\
		sync_cmd = its_allocate_entry(its);			\
		if (!sync_cmd)						\
			goto post;					\
									\
		buildfn(sync_cmd, sync_obj);				\
		its_flush_cmd(its, sync_cmd);				\
	}								\
									\
post:									\
	next_cmd = its_post_commands(its);				\
	raw_spin_unlock_irqrestore(&its->lock, flags);			\
									\
	its_wait_for_range_completion(its, cmd, next_cmd);		\
}
M
Marc Zyngier 已提交
571

572 573 574 575 576
static void its_build_sync_cmd(struct its_cmd_block *sync_cmd,
			       struct its_collection *sync_col)
{
	its_encode_cmd(sync_cmd, GITS_CMD_SYNC);
	its_encode_target(sync_cmd, sync_col->target_address);
M
Marc Zyngier 已提交
577

578
	its_fixup_cmd(sync_cmd);
M
Marc Zyngier 已提交
579 580
}

581 582 583
static BUILD_SINGLE_CMD_FUNC(its_send_single_command, its_cmd_builder_t,
			     struct its_collection, its_build_sync_cmd)

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
static void its_send_int(struct its_device *dev, u32 event_id)
{
	struct its_cmd_desc desc;

	desc.its_int_cmd.dev = dev;
	desc.its_int_cmd.event_id = event_id;

	its_send_single_command(dev->its, its_build_int_cmd, &desc);
}

static void its_send_clear(struct its_device *dev, u32 event_id)
{
	struct its_cmd_desc desc;

	desc.its_clear_cmd.dev = dev;
	desc.its_clear_cmd.event_id = event_id;

	its_send_single_command(dev->its, its_build_clear_cmd, &desc);
}

M
Marc Zyngier 已提交
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
static void its_send_inv(struct its_device *dev, u32 event_id)
{
	struct its_cmd_desc desc;

	desc.its_inv_cmd.dev = dev;
	desc.its_inv_cmd.event_id = event_id;

	its_send_single_command(dev->its, its_build_inv_cmd, &desc);
}

static void its_send_mapd(struct its_device *dev, int valid)
{
	struct its_cmd_desc desc;

	desc.its_mapd_cmd.dev = dev;
	desc.its_mapd_cmd.valid = !!valid;

	its_send_single_command(dev->its, its_build_mapd_cmd, &desc);
}

static void its_send_mapc(struct its_node *its, struct its_collection *col,
			  int valid)
{
	struct its_cmd_desc desc;

	desc.its_mapc_cmd.col = col;
	desc.its_mapc_cmd.valid = !!valid;

	its_send_single_command(its, its_build_mapc_cmd, &desc);
}

635
static void its_send_mapti(struct its_device *dev, u32 irq_id, u32 id)
M
Marc Zyngier 已提交
636 637 638
{
	struct its_cmd_desc desc;

639 640 641
	desc.its_mapti_cmd.dev = dev;
	desc.its_mapti_cmd.phys_id = irq_id;
	desc.its_mapti_cmd.event_id = id;
M
Marc Zyngier 已提交
642

643
	its_send_single_command(dev->its, its_build_mapti_cmd, &desc);
M
Marc Zyngier 已提交
644 645 646 647 648 649 650 651 652
}

static void its_send_movi(struct its_device *dev,
			  struct its_collection *col, u32 id)
{
	struct its_cmd_desc desc;

	desc.its_movi_cmd.dev = dev;
	desc.its_movi_cmd.col = col;
653
	desc.its_movi_cmd.event_id = id;
M
Marc Zyngier 已提交
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675

	its_send_single_command(dev->its, its_build_movi_cmd, &desc);
}

static void its_send_discard(struct its_device *dev, u32 id)
{
	struct its_cmd_desc desc;

	desc.its_discard_cmd.dev = dev;
	desc.its_discard_cmd.event_id = id;

	its_send_single_command(dev->its, its_build_discard_cmd, &desc);
}

static void its_send_invall(struct its_node *its, struct its_collection *col)
{
	struct its_cmd_desc desc;

	desc.its_invall_cmd.col = col;

	its_send_single_command(its, its_build_invall_cmd, &desc);
}
676 677 678 679 680 681 682 683

/*
 * irqchip functions - assumes MSI, mostly.
 */

static inline u32 its_get_event_id(struct irq_data *d)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
684
	return d->hwirq - its_dev->event_map.lpi_base;
685 686
}

687
static void lpi_update_config(struct irq_data *d, u8 clr, u8 set)
688 689 690
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	irq_hw_number_t hwirq = d->hwirq;
691 692
	struct page *prop_page;
	u8 *cfg;
693

694 695 696 697 698
	prop_page = gic_rdists->prop_page;

	cfg = page_address(prop_page) + hwirq - 8192;
	*cfg &= ~clr;
	*cfg |= set;
699 700 701 702 703 704 705

	/*
	 * Make the above write visible to the redistributors.
	 * And yes, we're flushing exactly: One. Single. Byte.
	 * Humpf...
	 */
	if (gic_rdists->flags & RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING)
706
		gic_flush_dcache_to_poc(cfg, sizeof(*cfg));
707 708
	else
		dsb(ishst);
709
	its_send_inv(its_dev, its_get_event_id(d));
710 711 712 713
}

static void its_mask_irq(struct irq_data *d)
{
714
	lpi_update_config(d, LPI_PROP_ENABLED, 0);
715 716 717 718
}

static void its_unmask_irq(struct irq_data *d)
{
719
	lpi_update_config(d, 0, LPI_PROP_ENABLED);
720 721 722 723 724
}

static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
			    bool force)
{
725 726
	unsigned int cpu;
	const struct cpumask *cpu_mask = cpu_online_mask;
727 728 729 730
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	struct its_collection *target_col;
	u32 id = its_get_event_id(d);

731 732 733 734 735 736 737 738 739 740 741
       /* lpi cannot be routed to a redistributor that is on a foreign node */
	if (its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
		if (its_dev->its->numa_node >= 0) {
			cpu_mask = cpumask_of_node(its_dev->its->numa_node);
			if (!cpumask_intersects(mask_val, cpu_mask))
				return -EINVAL;
		}
	}

	cpu = cpumask_any_and(mask_val, cpu_mask);

742 743 744
	if (cpu >= nr_cpu_ids)
		return -EINVAL;

745 746 747 748 749 750
	/* don't set the affinity when the target cpu is same as current one */
	if (cpu != its_dev->event_map.col_map[id]) {
		target_col = &its_dev->its->collections[cpu];
		its_send_movi(its_dev, target_col, id);
		its_dev->event_map.col_map[id] = cpu;
	}
751 752 753 754

	return IRQ_SET_MASK_OK_DONE;
}

M
Marc Zyngier 已提交
755 756 757 758 759 760 761 762 763
static void its_irq_compose_msi_msg(struct irq_data *d, struct msi_msg *msg)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	struct its_node *its;
	u64 addr;

	its = its_dev->its;
	addr = its->phys_base + GITS_TRANSLATER;

764 765
	msg->address_lo		= lower_32_bits(addr);
	msg->address_hi		= upper_32_bits(addr);
M
Marc Zyngier 已提交
766
	msg->data		= its_get_event_id(d);
767 768

	iommu_dma_map_msi_msg(d->irq, msg);
M
Marc Zyngier 已提交
769 770
}

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
static int its_irq_set_irqchip_state(struct irq_data *d,
				     enum irqchip_irq_state which,
				     bool state)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);

	if (which != IRQCHIP_STATE_PENDING)
		return -EINVAL;

	if (state)
		its_send_int(its_dev, event);
	else
		its_send_clear(its_dev, event);

	return 0;
}

789 790 791 792
static struct irq_chip its_irq_chip = {
	.name			= "ITS",
	.irq_mask		= its_mask_irq,
	.irq_unmask		= its_unmask_irq,
793
	.irq_eoi		= irq_chip_eoi_parent,
794
	.irq_set_affinity	= its_set_affinity,
M
Marc Zyngier 已提交
795
	.irq_compose_msi_msg	= its_irq_compose_msi_msg,
796
	.irq_set_irqchip_state	= its_irq_set_irqchip_state,
M
Marc Zyngier 已提交
797 798
};

M
Marc Zyngier 已提交
799 800 801 802 803 804 805 806 807 808 809 810
/*
 * How we allocate LPIs:
 *
 * The GIC has id_bits bits for interrupt identifiers. From there, we
 * must subtract 8192 which are reserved for SGIs/PPIs/SPIs. Then, as
 * we allocate LPIs by chunks of 32, we can shift the whole thing by 5
 * bits to the right.
 *
 * This gives us (((1UL << id_bits) - 8192) >> 5) possible allocations.
 */
#define IRQS_PER_CHUNK_SHIFT	5
#define IRQS_PER_CHUNK		(1 << IRQS_PER_CHUNK_SHIFT)
811
#define ITS_MAX_LPI_NRBITS	16 /* 64K LPIs */
M
Marc Zyngier 已提交
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826

static unsigned long *lpi_bitmap;
static u32 lpi_chunks;
static DEFINE_SPINLOCK(lpi_lock);

static int its_lpi_to_chunk(int lpi)
{
	return (lpi - 8192) >> IRQS_PER_CHUNK_SHIFT;
}

static int its_chunk_to_lpi(int chunk)
{
	return (chunk << IRQS_PER_CHUNK_SHIFT) + 8192;
}

827
static int __init its_lpi_init(u32 id_bits)
M
Marc Zyngier 已提交
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
{
	lpi_chunks = its_lpi_to_chunk(1UL << id_bits);

	lpi_bitmap = kzalloc(BITS_TO_LONGS(lpi_chunks) * sizeof(long),
			     GFP_KERNEL);
	if (!lpi_bitmap) {
		lpi_chunks = 0;
		return -ENOMEM;
	}

	pr_info("ITS: Allocated %d chunks for LPIs\n", (int)lpi_chunks);
	return 0;
}

static unsigned long *its_lpi_alloc_chunks(int nr_irqs, int *base, int *nr_ids)
{
	unsigned long *bitmap = NULL;
	int chunk_id;
	int nr_chunks;
	int i;

	nr_chunks = DIV_ROUND_UP(nr_irqs, IRQS_PER_CHUNK);

	spin_lock(&lpi_lock);

	do {
		chunk_id = bitmap_find_next_zero_area(lpi_bitmap, lpi_chunks,
						      0, nr_chunks, 0);
		if (chunk_id < lpi_chunks)
			break;

		nr_chunks--;
	} while (nr_chunks > 0);

	if (!nr_chunks)
		goto out;

	bitmap = kzalloc(BITS_TO_LONGS(nr_chunks * IRQS_PER_CHUNK) * sizeof (long),
			 GFP_ATOMIC);
	if (!bitmap)
		goto out;

	for (i = 0; i < nr_chunks; i++)
		set_bit(chunk_id + i, lpi_bitmap);

	*base = its_chunk_to_lpi(chunk_id);
	*nr_ids = nr_chunks * IRQS_PER_CHUNK;

out:
	spin_unlock(&lpi_lock);

879 880 881
	if (!bitmap)
		*base = *nr_ids = 0;

M
Marc Zyngier 已提交
882 883 884
	return bitmap;
}

885
static void its_lpi_free_chunks(unsigned long *bitmap, int base, int nr_ids)
M
Marc Zyngier 已提交
886 887 888 889 890 891 892
{
	int lpi;

	spin_lock(&lpi_lock);

	for (lpi = base; lpi < (base + nr_ids); lpi += IRQS_PER_CHUNK) {
		int chunk = its_lpi_to_chunk(lpi);
893

M
Marc Zyngier 已提交
894 895 896 897 898 899 900 901 902 903
		BUG_ON(chunk > lpi_chunks);
		if (test_bit(chunk, lpi_bitmap)) {
			clear_bit(chunk, lpi_bitmap);
		} else {
			pr_err("Bad LPI chunk %d\n", chunk);
		}
	}

	spin_unlock(&lpi_lock);

904
	kfree(bitmap);
M
Marc Zyngier 已提交
905
}
906

907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
static struct page *its_allocate_prop_table(gfp_t gfp_flags)
{
	struct page *prop_page;

	prop_page = alloc_pages(gfp_flags, get_order(LPI_PROPBASE_SZ));
	if (!prop_page)
		return NULL;

	/* Priority 0xa0, Group-1, disabled */
	memset(page_address(prop_page),
	       LPI_PROP_DEFAULT_PRIO | LPI_PROP_GROUP1,
	       LPI_PROPBASE_SZ);

	/* Make sure the GIC will observe the written configuration */
	gic_flush_dcache_to_poc(page_address(prop_page), LPI_PROPBASE_SZ);

	return prop_page;
}


927 928 929 930
static int __init its_alloc_lpi_tables(void)
{
	phys_addr_t paddr;

931
	lpi_id_bits = min_t(u32, gic_rdists->id_bits, ITS_MAX_LPI_NRBITS);
932
	gic_rdists->prop_page = its_allocate_prop_table(GFP_NOWAIT);
933 934 935 936 937 938 939 940
	if (!gic_rdists->prop_page) {
		pr_err("Failed to allocate PROPBASE\n");
		return -ENOMEM;
	}

	paddr = page_to_phys(gic_rdists->prop_page);
	pr_info("GIC: using LPI property table @%pa\n", &paddr);

941
	return its_lpi_init(lpi_id_bits);
942 943 944 945 946
}

static const char *its_base_type_string[] = {
	[GITS_BASER_TYPE_DEVICE]	= "Devices",
	[GITS_BASER_TYPE_VCPU]		= "Virtual CPUs",
947
	[GITS_BASER_TYPE_RESERVED3]	= "Reserved (3)",
948 949 950 951 952 953
	[GITS_BASER_TYPE_COLLECTION]	= "Interrupt Collections",
	[GITS_BASER_TYPE_RESERVED5] 	= "Reserved (5)",
	[GITS_BASER_TYPE_RESERVED6] 	= "Reserved (6)",
	[GITS_BASER_TYPE_RESERVED7] 	= "Reserved (7)",
};

954 955 956 957
static u64 its_read_baser(struct its_node *its, struct its_baser *baser)
{
	u32 idx = baser - its->tables;

958
	return gits_read_baser(its->base + GITS_BASER + (idx << 3));
959 960 961 962 963 964 965
}

static void its_write_baser(struct its_node *its, struct its_baser *baser,
			    u64 val)
{
	u32 idx = baser - its->tables;

966
	gits_write_baser(val, its->base + GITS_BASER + (idx << 3));
967 968 969
	baser->val = its_read_baser(its, baser);
}

970
static int its_setup_baser(struct its_node *its, struct its_baser *baser,
971 972
			   u64 cache, u64 shr, u32 psz, u32 order,
			   bool indirect)
973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
{
	u64 val = its_read_baser(its, baser);
	u64 esz = GITS_BASER_ENTRY_SIZE(val);
	u64 type = GITS_BASER_TYPE(val);
	u32 alloc_pages;
	void *base;
	u64 tmp;

retry_alloc_baser:
	alloc_pages = (PAGE_ORDER_TO_SIZE(order) / psz);
	if (alloc_pages > GITS_BASER_PAGES_MAX) {
		pr_warn("ITS@%pa: %s too large, reduce ITS pages %u->%u\n",
			&its->phys_base, its_base_type_string[type],
			alloc_pages, GITS_BASER_PAGES_MAX);
		alloc_pages = GITS_BASER_PAGES_MAX;
		order = get_order(GITS_BASER_PAGES_MAX * psz);
	}

	base = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, order);
	if (!base)
		return -ENOMEM;

retry_baser:
	val = (virt_to_phys(base)				 |
		(type << GITS_BASER_TYPE_SHIFT)			 |
		((esz - 1) << GITS_BASER_ENTRY_SIZE_SHIFT)	 |
		((alloc_pages - 1) << GITS_BASER_PAGES_SHIFT)	 |
		cache						 |
		shr						 |
		GITS_BASER_VALID);

1004 1005
	val |=	indirect ? GITS_BASER_INDIRECT : 0x0;

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	switch (psz) {
	case SZ_4K:
		val |= GITS_BASER_PAGE_SIZE_4K;
		break;
	case SZ_16K:
		val |= GITS_BASER_PAGE_SIZE_16K;
		break;
	case SZ_64K:
		val |= GITS_BASER_PAGE_SIZE_64K;
		break;
	}

	its_write_baser(its, baser, val);
	tmp = baser->val;

	if ((val ^ tmp) & GITS_BASER_SHAREABILITY_MASK) {
		/*
		 * Shareability didn't stick. Just use
		 * whatever the read reported, which is likely
		 * to be the only thing this redistributor
		 * supports. If that's zero, make it
		 * non-cacheable as well.
		 */
		shr = tmp & GITS_BASER_SHAREABILITY_MASK;
		if (!shr) {
			cache = GITS_BASER_nC;
1032
			gic_flush_dcache_to_poc(base, PAGE_ORDER_TO_SIZE(order));
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
		}
		goto retry_baser;
	}

	if ((val ^ tmp) & GITS_BASER_PAGE_SIZE_MASK) {
		/*
		 * Page size didn't stick. Let's try a smaller
		 * size and retry. If we reach 4K, then
		 * something is horribly wrong...
		 */
		free_pages((unsigned long)base, order);
		baser->base = NULL;

		switch (psz) {
		case SZ_16K:
			psz = SZ_4K;
			goto retry_alloc_baser;
		case SZ_64K:
			psz = SZ_16K;
			goto retry_alloc_baser;
		}
	}

	if (val != tmp) {
1057
		pr_err("ITS@%pa: %s doesn't stick: %llx %llx\n",
1058
		       &its->phys_base, its_base_type_string[type],
1059
		       val, tmp);
1060 1061 1062 1063 1064 1065 1066
		free_pages((unsigned long)base, order);
		return -ENXIO;
	}

	baser->order = order;
	baser->base = base;
	baser->psz = psz;
1067
	tmp = indirect ? GITS_LVL1_ENTRY_SIZE : esz;
1068

1069
	pr_info("ITS@%pa: allocated %d %s @%lx (%s, esz %d, psz %dK, shr %d)\n",
1070
		&its->phys_base, (int)(PAGE_ORDER_TO_SIZE(order) / (int)tmp),
1071 1072
		its_base_type_string[type],
		(unsigned long)virt_to_phys(base),
1073
		indirect ? "indirect" : "flat", (int)esz,
1074 1075 1076 1077 1078
		psz / SZ_1K, (int)shr >> GITS_BASER_SHAREABILITY_SHIFT);

	return 0;
}

1079 1080 1081
static bool its_parse_indirect_baser(struct its_node *its,
				     struct its_baser *baser,
				     u32 psz, u32 *order)
1082
{
1083 1084 1085
	u64 tmp = its_read_baser(its, baser);
	u64 type = GITS_BASER_TYPE(tmp);
	u64 esz = GITS_BASER_ENTRY_SIZE(tmp);
1086
	u64 val = GITS_BASER_InnerShareable | GITS_BASER_RaWaWb;
1087 1088
	u32 ids = its->device_ids;
	u32 new_order = *order;
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	bool indirect = false;

	/* No need to enable Indirection if memory requirement < (psz*2)bytes */
	if ((esz << ids) > (psz * 2)) {
		/*
		 * Find out whether hw supports a single or two-level table by
		 * table by reading bit at offset '62' after writing '1' to it.
		 */
		its_write_baser(its, baser, val | GITS_BASER_INDIRECT);
		indirect = !!(baser->val & GITS_BASER_INDIRECT);

		if (indirect) {
			/*
			 * The size of the lvl2 table is equal to ITS page size
			 * which is 'psz'. For computing lvl1 table size,
			 * subtract ID bits that sparse lvl2 table from 'ids'
			 * which is reported by ITS hardware times lvl1 table
			 * entry size.
			 */
1108
			ids -= ilog2(psz / (int)esz);
1109 1110 1111
			esz = GITS_LVL1_ENTRY_SIZE;
		}
	}
1112 1113 1114 1115 1116

	/*
	 * Allocate as many entries as required to fit the
	 * range of device IDs that the ITS can grok... The ID
	 * space being incredibly sparse, this results in a
1117 1118
	 * massive waste of memory if two-level device table
	 * feature is not supported by hardware.
1119 1120 1121 1122
	 */
	new_order = max_t(u32, get_order(esz << ids), new_order);
	if (new_order >= MAX_ORDER) {
		new_order = MAX_ORDER - 1;
1123
		ids = ilog2(PAGE_ORDER_TO_SIZE(new_order) / (int)esz);
1124 1125 1126
		pr_warn("ITS@%pa: %s Table too large, reduce ids %u->%u\n",
			&its->phys_base, its_base_type_string[type],
			its->device_ids, ids);
1127 1128 1129
	}

	*order = new_order;
1130 1131

	return indirect;
1132 1133
}

1134 1135 1136 1137 1138
static void its_free_tables(struct its_node *its)
{
	int i;

	for (i = 0; i < GITS_BASER_NR_REGS; i++) {
1139 1140 1141 1142
		if (its->tables[i].base) {
			free_pages((unsigned long)its->tables[i].base,
				   its->tables[i].order);
			its->tables[i].base = NULL;
1143 1144 1145 1146
		}
	}
}

1147
static int its_alloc_tables(struct its_node *its)
1148
{
1149
	u64 typer = gic_read_typer(its->base + GITS_TYPER);
1150
	u32 ids = GITS_TYPER_DEVBITS(typer);
1151
	u64 shr = GITS_BASER_InnerShareable;
1152
	u64 cache = GITS_BASER_RaWaWb;
1153 1154
	u32 psz = SZ_64K;
	int err, i;
1155 1156 1157

	if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_22375) {
		/*
1158 1159 1160 1161 1162
		* erratum 22375: only alloc 8MB table size
		* erratum 24313: ignore memory access type
		*/
		cache   = GITS_BASER_nCnB;
		ids     = 0x14;                 /* 20 bits, 8MB */
1163
	}
1164

1165 1166
	its->device_ids = ids;

1167
	for (i = 0; i < GITS_BASER_NR_REGS; i++) {
1168 1169
		struct its_baser *baser = its->tables + i;
		u64 val = its_read_baser(its, baser);
1170
		u64 type = GITS_BASER_TYPE(val);
1171
		u32 order = get_order(psz);
1172
		bool indirect = false;
1173

1174 1175
		switch (type) {
		case GITS_BASER_TYPE_NONE:
1176 1177
			continue;

1178 1179 1180 1181 1182 1183
		case GITS_BASER_TYPE_DEVICE:
		case GITS_BASER_TYPE_VCPU:
			indirect = its_parse_indirect_baser(its, baser,
							    psz, &order);
			break;
		}
1184

1185
		err = its_setup_baser(its, baser, cache, shr, psz, order, indirect);
1186 1187 1188
		if (err < 0) {
			its_free_tables(its);
			return err;
1189 1190
		}

1191 1192 1193 1194
		/* Update settings which will be used for next BASERn */
		psz = baser->psz;
		cache = baser->val & GITS_BASER_CACHEABILITY_MASK;
		shr = baser->val & GITS_BASER_SHAREABILITY_MASK;
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	}

	return 0;
}

static int its_alloc_collections(struct its_node *its)
{
	its->collections = kzalloc(nr_cpu_ids * sizeof(*its->collections),
				   GFP_KERNEL);
	if (!its->collections)
		return -ENOMEM;

	return 0;
}

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
static struct page *its_allocate_pending_table(gfp_t gfp_flags)
{
	struct page *pend_page;
	/*
	 * The pending pages have to be at least 64kB aligned,
	 * hence the 'max(LPI_PENDBASE_SZ, SZ_64K)' below.
	 */
	pend_page = alloc_pages(gfp_flags | __GFP_ZERO,
				get_order(max_t(u32, LPI_PENDBASE_SZ, SZ_64K)));
	if (!pend_page)
		return NULL;

	/* Make sure the GIC will observe the zero-ed page */
	gic_flush_dcache_to_poc(page_address(pend_page), LPI_PENDBASE_SZ);

	return pend_page;
}

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
static void its_cpu_init_lpis(void)
{
	void __iomem *rbase = gic_data_rdist_rd_base();
	struct page *pend_page;
	u64 val, tmp;

	/* If we didn't allocate the pending table yet, do it now */
	pend_page = gic_data_rdist()->pend_page;
	if (!pend_page) {
		phys_addr_t paddr;
1238 1239

		pend_page = its_allocate_pending_table(GFP_NOWAIT);
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
		if (!pend_page) {
			pr_err("Failed to allocate PENDBASE for CPU%d\n",
			       smp_processor_id());
			return;
		}

		paddr = page_to_phys(pend_page);
		pr_info("CPU%d: using LPI pending table @%pa\n",
			smp_processor_id(), &paddr);
		gic_data_rdist()->pend_page = pend_page;
	}

	/* Disable LPIs */
	val = readl_relaxed(rbase + GICR_CTLR);
	val &= ~GICR_CTLR_ENABLE_LPIS;
	writel_relaxed(val, rbase + GICR_CTLR);

	/*
	 * Make sure any change to the table is observable by the GIC.
	 */
	dsb(sy);

	/* set PROPBASE */
	val = (page_to_phys(gic_rdists->prop_page) |
	       GICR_PROPBASER_InnerShareable |
1265
	       GICR_PROPBASER_RaWaWb |
1266 1267
	       ((LPI_NRBITS - 1) & GICR_PROPBASER_IDBITS_MASK));

1268 1269
	gicr_write_propbaser(val, rbase + GICR_PROPBASER);
	tmp = gicr_read_propbaser(rbase + GICR_PROPBASER);
1270 1271

	if ((tmp ^ val) & GICR_PROPBASER_SHAREABILITY_MASK) {
1272 1273 1274 1275 1276 1277 1278 1279 1280
		if (!(tmp & GICR_PROPBASER_SHAREABILITY_MASK)) {
			/*
			 * The HW reports non-shareable, we must
			 * remove the cacheability attributes as
			 * well.
			 */
			val &= ~(GICR_PROPBASER_SHAREABILITY_MASK |
				 GICR_PROPBASER_CACHEABILITY_MASK);
			val |= GICR_PROPBASER_nC;
1281
			gicr_write_propbaser(val, rbase + GICR_PROPBASER);
1282
		}
1283 1284 1285 1286 1287 1288
		pr_info_once("GIC: using cache flushing for LPI property table\n");
		gic_rdists->flags |= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING;
	}

	/* set PENDBASE */
	val = (page_to_phys(pend_page) |
1289
	       GICR_PENDBASER_InnerShareable |
1290
	       GICR_PENDBASER_RaWaWb);
1291

1292 1293
	gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
	tmp = gicr_read_pendbaser(rbase + GICR_PENDBASER);
1294 1295 1296 1297 1298 1299 1300 1301 1302

	if (!(tmp & GICR_PENDBASER_SHAREABILITY_MASK)) {
		/*
		 * The HW reports non-shareable, we must remove the
		 * cacheability attributes as well.
		 */
		val &= ~(GICR_PENDBASER_SHAREABILITY_MASK |
			 GICR_PENDBASER_CACHEABILITY_MASK);
		val |= GICR_PENDBASER_nC;
1303
		gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
1304
	}
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325

	/* Enable LPIs */
	val = readl_relaxed(rbase + GICR_CTLR);
	val |= GICR_CTLR_ENABLE_LPIS;
	writel_relaxed(val, rbase + GICR_CTLR);

	/* Make sure the GIC has seen the above */
	dsb(sy);
}

static void its_cpu_init_collection(void)
{
	struct its_node *its;
	int cpu;

	spin_lock(&its_lock);
	cpu = smp_processor_id();

	list_for_each_entry(its, &its_nodes, entry) {
		u64 target;

1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
		/* avoid cross node collections and its mapping */
		if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
			struct device_node *cpu_node;

			cpu_node = of_get_cpu_node(cpu, NULL);
			if (its->numa_node != NUMA_NO_NODE &&
				its->numa_node != of_node_to_nid(cpu_node))
				continue;
		}

1336 1337 1338 1339
		/*
		 * We now have to bind each collection to its target
		 * redistributor.
		 */
1340
		if (gic_read_typer(its->base + GITS_TYPER) & GITS_TYPER_PTA) {
1341 1342 1343 1344 1345 1346 1347 1348 1349
			/*
			 * This ITS wants the physical address of the
			 * redistributor.
			 */
			target = gic_data_rdist()->phys_base;
		} else {
			/*
			 * This ITS wants a linear CPU number.
			 */
1350
			target = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
1351
			target = GICR_TYPER_CPU_NUMBER(target) << 16;
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
		}

		/* Perform collection mapping */
		its->collections[cpu].target_address = target;
		its->collections[cpu].col_id = cpu;

		its_send_mapc(its, &its->collections[cpu], 1);
		its_send_invall(its, &its->collections[cpu]);
	}

	spin_unlock(&its_lock);
}
1364 1365 1366 1367

static struct its_device *its_find_device(struct its_node *its, u32 dev_id)
{
	struct its_device *its_dev = NULL, *tmp;
1368
	unsigned long flags;
1369

1370
	raw_spin_lock_irqsave(&its->lock, flags);
1371 1372 1373 1374 1375 1376 1377 1378

	list_for_each_entry(tmp, &its->its_device_list, entry) {
		if (tmp->device_id == dev_id) {
			its_dev = tmp;
			break;
		}
	}

1379
	raw_spin_unlock_irqrestore(&its->lock, flags);
1380 1381 1382 1383

	return its_dev;
}

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
static struct its_baser *its_get_baser(struct its_node *its, u32 type)
{
	int i;

	for (i = 0; i < GITS_BASER_NR_REGS; i++) {
		if (GITS_BASER_TYPE(its->tables[i].val) == type)
			return &its->tables[i];
	}

	return NULL;
}

1396
static bool its_alloc_table_entry(struct its_baser *baser, u32 id)
1397 1398 1399 1400 1401 1402 1403 1404
{
	struct page *page;
	u32 esz, idx;
	__le64 *table;

	/* Don't allow device id that exceeds single, flat table limit */
	esz = GITS_BASER_ENTRY_SIZE(baser->val);
	if (!(baser->val & GITS_BASER_INDIRECT))
1405
		return (id < (PAGE_ORDER_TO_SIZE(baser->order) / esz));
1406 1407

	/* Compute 1st level table index & check if that exceeds table limit */
1408
	idx = id >> ilog2(baser->psz / esz);
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	if (idx >= (PAGE_ORDER_TO_SIZE(baser->order) / GITS_LVL1_ENTRY_SIZE))
		return false;

	table = baser->base;

	/* Allocate memory for 2nd level table */
	if (!table[idx]) {
		page = alloc_pages(GFP_KERNEL | __GFP_ZERO, get_order(baser->psz));
		if (!page)
			return false;

		/* Flush Lvl2 table to PoC if hw doesn't support coherency */
		if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
1422
			gic_flush_dcache_to_poc(page_address(page), baser->psz);
1423 1424 1425 1426 1427

		table[idx] = cpu_to_le64(page_to_phys(page) | GITS_BASER_VALID);

		/* Flush Lvl1 entry to PoC if hw doesn't support coherency */
		if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
1428
			gic_flush_dcache_to_poc(table + idx, GITS_LVL1_ENTRY_SIZE);
1429 1430 1431 1432 1433 1434 1435 1436

		/* Ensure updated table contents are visible to ITS hardware */
		dsb(sy);
	}

	return true;
}

1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
static bool its_alloc_device_table(struct its_node *its, u32 dev_id)
{
	struct its_baser *baser;

	baser = its_get_baser(its, GITS_BASER_TYPE_DEVICE);

	/* Don't allow device id that exceeds ITS hardware limit */
	if (!baser)
		return (ilog2(dev_id) < its->device_ids);

	return its_alloc_table_entry(baser, dev_id);
}

1450 1451 1452 1453 1454
static struct its_device *its_create_device(struct its_node *its, u32 dev_id,
					    int nvecs)
{
	struct its_device *dev;
	unsigned long *lpi_map;
1455
	unsigned long flags;
1456
	u16 *col_map = NULL;
1457 1458 1459
	void *itt;
	int lpi_base;
	int nr_lpis;
1460
	int nr_ites;
1461 1462
	int sz;

1463
	if (!its_alloc_device_table(its, dev_id))
1464 1465
		return NULL;

1466
	dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1467 1468 1469 1470 1471
	/*
	 * At least one bit of EventID is being used, hence a minimum
	 * of two entries. No, the architecture doesn't let you
	 * express an ITT with a single entry.
	 */
1472
	nr_ites = max(2UL, roundup_pow_of_two(nvecs));
1473
	sz = nr_ites * its->ite_size;
1474
	sz = max(sz, ITS_ITT_ALIGN) + ITS_ITT_ALIGN - 1;
1475
	itt = kzalloc(sz, GFP_KERNEL);
1476
	lpi_map = its_lpi_alloc_chunks(nvecs, &lpi_base, &nr_lpis);
1477 1478
	if (lpi_map)
		col_map = kzalloc(sizeof(*col_map) * nr_lpis, GFP_KERNEL);
1479

1480
	if (!dev || !itt || !lpi_map || !col_map) {
1481 1482 1483
		kfree(dev);
		kfree(itt);
		kfree(lpi_map);
1484
		kfree(col_map);
1485 1486 1487
		return NULL;
	}

1488
	gic_flush_dcache_to_poc(itt, sz);
1489

1490 1491
	dev->its = its;
	dev->itt = itt;
1492
	dev->nr_ites = nr_ites;
1493 1494 1495 1496
	dev->event_map.lpi_map = lpi_map;
	dev->event_map.col_map = col_map;
	dev->event_map.lpi_base = lpi_base;
	dev->event_map.nr_lpis = nr_lpis;
1497 1498 1499
	dev->device_id = dev_id;
	INIT_LIST_HEAD(&dev->entry);

1500
	raw_spin_lock_irqsave(&its->lock, flags);
1501
	list_add(&dev->entry, &its->its_device_list);
1502
	raw_spin_unlock_irqrestore(&its->lock, flags);
1503 1504 1505 1506 1507 1508 1509 1510 1511

	/* Map device to its ITT */
	its_send_mapd(dev, 1);

	return dev;
}

static void its_free_device(struct its_device *its_dev)
{
1512 1513 1514
	unsigned long flags;

	raw_spin_lock_irqsave(&its_dev->its->lock, flags);
1515
	list_del(&its_dev->entry);
1516
	raw_spin_unlock_irqrestore(&its_dev->its->lock, flags);
1517 1518 1519
	kfree(its_dev->itt);
	kfree(its_dev);
}
M
Marc Zyngier 已提交
1520 1521 1522 1523 1524

static int its_alloc_device_irq(struct its_device *dev, irq_hw_number_t *hwirq)
{
	int idx;

1525 1526 1527
	idx = find_first_zero_bit(dev->event_map.lpi_map,
				  dev->event_map.nr_lpis);
	if (idx == dev->event_map.nr_lpis)
M
Marc Zyngier 已提交
1528 1529
		return -ENOSPC;

1530 1531
	*hwirq = dev->event_map.lpi_base + idx;
	set_bit(idx, dev->event_map.lpi_map);
M
Marc Zyngier 已提交
1532 1533 1534 1535

	return 0;
}

1536 1537
static int its_msi_prepare(struct irq_domain *domain, struct device *dev,
			   int nvec, msi_alloc_info_t *info)
1538
{
M
Marc Zyngier 已提交
1539 1540
	struct its_node *its;
	struct its_device *its_dev;
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	struct msi_domain_info *msi_info;
	u32 dev_id;

	/*
	 * We ignore "dev" entierely, and rely on the dev_id that has
	 * been passed via the scratchpad. This limits this domain's
	 * usefulness to upper layers that definitely know that they
	 * are built on top of the ITS.
	 */
	dev_id = info->scratchpad[0].ul;

	msi_info = msi_get_domain_info(domain);
	its = msi_info->data;
1554

1555
	its_dev = its_find_device(its, dev_id);
1556 1557 1558 1559 1560 1561
	if (its_dev) {
		/*
		 * We already have seen this ID, probably through
		 * another alias (PCI bridge of some sort). No need to
		 * create the device.
		 */
1562
		pr_debug("Reusing ITT for devID %x\n", dev_id);
1563 1564
		goto out;
	}
M
Marc Zyngier 已提交
1565

1566
	its_dev = its_create_device(its, dev_id, nvec);
M
Marc Zyngier 已提交
1567 1568 1569
	if (!its_dev)
		return -ENOMEM;

1570
	pr_debug("ITT %d entries, %d bits\n", nvec, ilog2(nvec));
1571
out:
M
Marc Zyngier 已提交
1572 1573 1574 1575
	info->scratchpad[0].ptr = its_dev;
	return 0;
}

1576 1577 1578 1579
static struct msi_domain_ops its_msi_domain_ops = {
	.msi_prepare	= its_msi_prepare,
};

M
Marc Zyngier 已提交
1580 1581 1582 1583
static int its_irq_gic_domain_alloc(struct irq_domain *domain,
				    unsigned int virq,
				    irq_hw_number_t hwirq)
{
1584 1585 1586 1587 1588 1589 1590 1591
	struct irq_fwspec fwspec;

	if (irq_domain_get_of_node(domain->parent)) {
		fwspec.fwnode = domain->parent->fwnode;
		fwspec.param_count = 3;
		fwspec.param[0] = GIC_IRQ_TYPE_LPI;
		fwspec.param[1] = hwirq;
		fwspec.param[2] = IRQ_TYPE_EDGE_RISING;
1592 1593 1594 1595 1596
	} else if (is_fwnode_irqchip(domain->parent->fwnode)) {
		fwspec.fwnode = domain->parent->fwnode;
		fwspec.param_count = 2;
		fwspec.param[0] = hwirq;
		fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
1597 1598 1599
	} else {
		return -EINVAL;
	}
M
Marc Zyngier 已提交
1600

1601
	return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
M
Marc Zyngier 已提交
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
}

static int its_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
				unsigned int nr_irqs, void *args)
{
	msi_alloc_info_t *info = args;
	struct its_device *its_dev = info->scratchpad[0].ptr;
	irq_hw_number_t hwirq;
	int err;
	int i;

	for (i = 0; i < nr_irqs; i++) {
		err = its_alloc_device_irq(its_dev, &hwirq);
		if (err)
			return err;

		err = its_irq_gic_domain_alloc(domain, virq + i, hwirq);
		if (err)
			return err;

		irq_domain_set_hwirq_and_chip(domain, virq + i,
					      hwirq, &its_irq_chip, its_dev);
1624 1625 1626
		pr_debug("ID:%d pID:%d vID:%d\n",
			 (int)(hwirq - its_dev->event_map.lpi_base),
			 (int) hwirq, virq + i);
M
Marc Zyngier 已提交
1627 1628 1629 1630 1631
	}

	return 0;
}

1632 1633 1634 1635 1636
static void its_irq_domain_activate(struct irq_domain *domain,
				    struct irq_data *d)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);
1637 1638 1639 1640 1641
	const struct cpumask *cpu_mask = cpu_online_mask;

	/* get the cpu_mask of local node */
	if (its_dev->its->numa_node >= 0)
		cpu_mask = cpumask_of_node(its_dev->its->numa_node);
1642

1643
	/* Bind the LPI to the first possible CPU */
1644
	its_dev->event_map.col_map[event] = cpumask_first(cpu_mask);
1645

1646
	/* Map the GIC IRQ and event to the device */
1647
	its_send_mapti(its_dev, d->hwirq, event);
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
}

static void its_irq_domain_deactivate(struct irq_domain *domain,
				      struct irq_data *d)
{
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	u32 event = its_get_event_id(d);

	/* Stop the delivery of interrupts */
	its_send_discard(its_dev, event);
}

M
Marc Zyngier 已提交
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
static void its_irq_domain_free(struct irq_domain *domain, unsigned int virq,
				unsigned int nr_irqs)
{
	struct irq_data *d = irq_domain_get_irq_data(domain, virq);
	struct its_device *its_dev = irq_data_get_irq_chip_data(d);
	int i;

	for (i = 0; i < nr_irqs; i++) {
		struct irq_data *data = irq_domain_get_irq_data(domain,
								virq + i);
1670
		u32 event = its_get_event_id(data);
M
Marc Zyngier 已提交
1671 1672

		/* Mark interrupt index as unused */
1673
		clear_bit(event, its_dev->event_map.lpi_map);
M
Marc Zyngier 已提交
1674 1675

		/* Nuke the entry in the domain */
1676
		irq_domain_reset_irq_data(data);
M
Marc Zyngier 已提交
1677 1678 1679
	}

	/* If all interrupts have been freed, start mopping the floor */
1680 1681
	if (bitmap_empty(its_dev->event_map.lpi_map,
			 its_dev->event_map.nr_lpis)) {
1682 1683 1684 1685
		its_lpi_free_chunks(its_dev->event_map.lpi_map,
				    its_dev->event_map.lpi_base,
				    its_dev->event_map.nr_lpis);
		kfree(its_dev->event_map.col_map);
M
Marc Zyngier 已提交
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697

		/* Unmap device/itt */
		its_send_mapd(its_dev, 0);
		its_free_device(its_dev);
	}

	irq_domain_free_irqs_parent(domain, virq, nr_irqs);
}

static const struct irq_domain_ops its_domain_ops = {
	.alloc			= its_irq_domain_alloc,
	.free			= its_irq_domain_free,
1698 1699
	.activate		= its_irq_domain_activate,
	.deactivate		= its_irq_domain_deactivate,
M
Marc Zyngier 已提交
1700
};
1701

1702 1703 1704 1705 1706 1707
static int its_force_quiescent(void __iomem *base)
{
	u32 count = 1000000;	/* 1s */
	u32 val;

	val = readl_relaxed(base + GITS_CTLR);
1708 1709 1710 1711 1712 1713
	/*
	 * GIC architecture specification requires the ITS to be both
	 * disabled and quiescent for writes to GITS_BASER<n> or
	 * GITS_CBASER to not have UNPREDICTABLE results.
	 */
	if ((val & GITS_CTLR_QUIESCENT) && !(val & GITS_CTLR_ENABLE))
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
		return 0;

	/* Disable the generation of all interrupts to this ITS */
	val &= ~GITS_CTLR_ENABLE;
	writel_relaxed(val, base + GITS_CTLR);

	/* Poll GITS_CTLR and wait until ITS becomes quiescent */
	while (1) {
		val = readl_relaxed(base + GITS_CTLR);
		if (val & GITS_CTLR_QUIESCENT)
			return 0;

		count--;
		if (!count)
			return -EBUSY;

		cpu_relax();
		udelay(1);
	}
}

1735 1736 1737 1738 1739 1740 1741
static void __maybe_unused its_enable_quirk_cavium_22375(void *data)
{
	struct its_node *its = data;

	its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_22375;
}

1742 1743 1744 1745 1746 1747 1748
static void __maybe_unused its_enable_quirk_cavium_23144(void *data)
{
	struct its_node *its = data;

	its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_23144;
}

1749 1750 1751 1752 1753 1754 1755 1756
static void __maybe_unused its_enable_quirk_qdf2400_e0065(void *data)
{
	struct its_node *its = data;

	/* On QDF2400, the size of the ITE is 16Bytes */
	its->ite_size = 16;
}

1757
static const struct gic_quirk its_quirks[] = {
1758 1759 1760 1761 1762 1763 1764
#ifdef CONFIG_CAVIUM_ERRATUM_22375
	{
		.desc	= "ITS: Cavium errata 22375, 24313",
		.iidr	= 0xa100034c,	/* ThunderX pass 1.x */
		.mask	= 0xffff0fff,
		.init	= its_enable_quirk_cavium_22375,
	},
1765 1766 1767 1768 1769 1770 1771 1772
#endif
#ifdef CONFIG_CAVIUM_ERRATUM_23144
	{
		.desc	= "ITS: Cavium erratum 23144",
		.iidr	= 0xa100034c,	/* ThunderX pass 1.x */
		.mask	= 0xffff0fff,
		.init	= its_enable_quirk_cavium_23144,
	},
1773 1774 1775 1776 1777 1778 1779 1780
#endif
#ifdef CONFIG_QCOM_QDF2400_ERRATUM_0065
	{
		.desc	= "ITS: QDF2400 erratum 0065",
		.iidr	= 0x00001070, /* QDF2400 ITS rev 1.x */
		.mask	= 0xffffffff,
		.init	= its_enable_quirk_qdf2400_e0065,
	},
1781
#endif
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
	{
	}
};

static void its_enable_quirks(struct its_node *its)
{
	u32 iidr = readl_relaxed(its->base + GITS_IIDR);

	gic_enable_quirks(iidr, its_quirks, its);
}

1793
static int its_init_domain(struct fwnode_handle *handle, struct its_node *its)
1794 1795 1796 1797 1798 1799 1800 1801
{
	struct irq_domain *inner_domain;
	struct msi_domain_info *info;

	info = kzalloc(sizeof(*info), GFP_KERNEL);
	if (!info)
		return -ENOMEM;

1802
	inner_domain = irq_domain_create_tree(handle, &its_domain_ops, its);
1803 1804 1805 1806 1807
	if (!inner_domain) {
		kfree(info);
		return -ENOMEM;
	}

1808
	inner_domain->parent = its_parent;
1809
	irq_domain_update_bus_token(inner_domain, DOMAIN_BUS_NEXUS);
1810
	inner_domain->flags |= IRQ_DOMAIN_FLAG_MSI_REMAP;
1811 1812 1813 1814 1815 1816 1817
	info->ops = &its_msi_domain_ops;
	info->data = its;
	inner_domain->host_data = info;

	return 0;
}

1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
static int __init its_compute_its_list_map(struct resource *res,
					   void __iomem *its_base)
{
	int its_number;
	u32 ctlr;

	/*
	 * This is assumed to be done early enough that we're
	 * guaranteed to be single-threaded, hence no
	 * locking. Should this change, we should address
	 * this.
	 */
	its_number = find_first_zero_bit(&its_list_map, ITS_LIST_MAX);
	if (its_number >= ITS_LIST_MAX) {
		pr_err("ITS@%pa: No ITSList entry available!\n",
		       &res->start);
		return -EINVAL;
	}

	ctlr = readl_relaxed(its_base + GITS_CTLR);
	ctlr &= ~GITS_CTLR_ITS_NUMBER;
	ctlr |= its_number << GITS_CTLR_ITS_NUMBER_SHIFT;
	writel_relaxed(ctlr, its_base + GITS_CTLR);
	ctlr = readl_relaxed(its_base + GITS_CTLR);
	if ((ctlr & GITS_CTLR_ITS_NUMBER) != (its_number << GITS_CTLR_ITS_NUMBER_SHIFT)) {
		its_number = ctlr & GITS_CTLR_ITS_NUMBER;
		its_number >>= GITS_CTLR_ITS_NUMBER_SHIFT;
	}

	if (test_and_set_bit(its_number, &its_list_map)) {
		pr_err("ITS@%pa: Duplicate ITSList entry %d\n",
		       &res->start, its_number);
		return -EINVAL;
	}

	return its_number;
}

1856 1857
static int __init its_probe_one(struct resource *res,
				struct fwnode_handle *handle, int numa_node)
1858 1859 1860
{
	struct its_node *its;
	void __iomem *its_base;
1861 1862
	u32 val, ctlr;
	u64 baser, tmp, typer;
1863 1864
	int err;

1865
	its_base = ioremap(res->start, resource_size(res));
1866
	if (!its_base) {
1867
		pr_warn("ITS@%pa: Unable to map ITS registers\n", &res->start);
1868 1869 1870 1871 1872
		return -ENOMEM;
	}

	val = readl_relaxed(its_base + GITS_PIDR2) & GIC_PIDR2_ARCH_MASK;
	if (val != 0x30 && val != 0x40) {
1873
		pr_warn("ITS@%pa: No ITS detected, giving up\n", &res->start);
1874 1875 1876 1877
		err = -ENODEV;
		goto out_unmap;
	}

1878 1879
	err = its_force_quiescent(its_base);
	if (err) {
1880
		pr_warn("ITS@%pa: Failed to quiesce, giving up\n", &res->start);
1881 1882 1883
		goto out_unmap;
	}

1884
	pr_info("ITS %pR\n", res);
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894

	its = kzalloc(sizeof(*its), GFP_KERNEL);
	if (!its) {
		err = -ENOMEM;
		goto out_unmap;
	}

	raw_spin_lock_init(&its->lock);
	INIT_LIST_HEAD(&its->entry);
	INIT_LIST_HEAD(&its->its_device_list);
1895
	typer = gic_read_typer(its_base + GITS_TYPER);
1896
	its->base = its_base;
1897
	its->phys_base = res->start;
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
	its->ite_size = GITS_TYPER_ITT_ENTRY_SIZE(typer);
	its->is_v4 = !!(typer & GITS_TYPER_VLPIS);
	if (its->is_v4) {
		if (!(typer & GITS_TYPER_VMOVP)) {
			err = its_compute_its_list_map(res, its_base);
			if (err < 0)
				goto out_free_its;

			pr_info("ITS@%pa: Using ITS number %d\n",
				&res->start, err);
		} else {
			pr_info("ITS@%pa: Single VMOVP capable\n", &res->start);
		}
	}

1913
	its->numa_node = numa_node;
1914

1915 1916
	its->cmd_base = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
						get_order(ITS_CMD_QUEUE_SZ));
1917 1918 1919 1920 1921 1922
	if (!its->cmd_base) {
		err = -ENOMEM;
		goto out_free_its;
	}
	its->cmd_write = its->cmd_base;

1923 1924
	its_enable_quirks(its);

1925
	err = its_alloc_tables(its);
1926 1927 1928 1929 1930 1931 1932 1933
	if (err)
		goto out_free_cmd;

	err = its_alloc_collections(its);
	if (err)
		goto out_free_tables;

	baser = (virt_to_phys(its->cmd_base)	|
1934
		 GITS_CBASER_RaWaWb		|
1935 1936 1937 1938
		 GITS_CBASER_InnerShareable	|
		 (ITS_CMD_QUEUE_SZ / SZ_4K - 1)	|
		 GITS_CBASER_VALID);

1939 1940
	gits_write_cbaser(baser, its->base + GITS_CBASER);
	tmp = gits_read_cbaser(its->base + GITS_CBASER);
1941

1942
	if ((tmp ^ baser) & GITS_CBASER_SHAREABILITY_MASK) {
1943 1944 1945 1946 1947 1948 1949 1950 1951
		if (!(tmp & GITS_CBASER_SHAREABILITY_MASK)) {
			/*
			 * The HW reports non-shareable, we must
			 * remove the cacheability attributes as
			 * well.
			 */
			baser &= ~(GITS_CBASER_SHAREABILITY_MASK |
				   GITS_CBASER_CACHEABILITY_MASK);
			baser |= GITS_CBASER_nC;
1952
			gits_write_cbaser(baser, its->base + GITS_CBASER);
1953
		}
1954 1955 1956 1957
		pr_info("ITS: using cache flushing for cmd queue\n");
		its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING;
	}

1958
	gits_write_cwriter(0, its->base + GITS_CWRITER);
1959 1960
	ctlr = readl_relaxed(its->base + GITS_CTLR);
	writel_relaxed(ctlr | GITS_CTLR_ENABLE, its->base + GITS_CTLR);
1961

1962
	err = its_init_domain(handle, its);
1963 1964
	if (err)
		goto out_free_tables;
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974

	spin_lock(&its_lock);
	list_add(&its->entry, &its_nodes);
	spin_unlock(&its_lock);

	return 0;

out_free_tables:
	its_free_tables(its);
out_free_cmd:
1975
	free_pages((unsigned long)its->cmd_base, get_order(ITS_CMD_QUEUE_SZ));
1976 1977 1978 1979
out_free_its:
	kfree(its);
out_unmap:
	iounmap(its_base);
1980
	pr_err("ITS@%pa: failed probing (%d)\n", &res->start, err);
1981 1982 1983 1984 1985
	return err;
}

static bool gic_rdists_supports_plpis(void)
{
1986
	return !!(gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER) & GICR_TYPER_PLPIS);
1987 1988 1989 1990 1991
}

int its_cpu_init(void)
{
	if (!list_empty(&its_nodes)) {
1992 1993 1994 1995
		if (!gic_rdists_supports_plpis()) {
			pr_info("CPU%d: LPIs not supported\n", smp_processor_id());
			return -ENXIO;
		}
1996 1997 1998 1999 2000 2001 2002
		its_cpu_init_lpis();
		its_cpu_init_collection();
	}

	return 0;
}

2003
static const struct of_device_id its_device_id[] = {
2004 2005 2006 2007
	{	.compatible	= "arm,gic-v3-its",	},
	{},
};

2008
static int __init its_of_probe(struct device_node *node)
2009 2010
{
	struct device_node *np;
2011
	struct resource res;
2012 2013 2014

	for (np = of_find_matching_node(node, its_device_id); np;
	     np = of_find_matching_node(np, its_device_id)) {
2015
		if (!of_property_read_bool(np, "msi-controller")) {
2016 2017
			pr_warn("%pOF: no msi-controller property, ITS ignored\n",
				np);
2018 2019 2020
			continue;
		}

2021
		if (of_address_to_resource(np, 0, &res)) {
2022
			pr_warn("%pOF: no regs?\n", np);
2023 2024 2025 2026
			continue;
		}

		its_probe_one(&res, &np->fwnode, of_node_to_nid(np));
2027
	}
2028 2029 2030
	return 0;
}

2031 2032 2033 2034
#ifdef CONFIG_ACPI

#define ACPI_GICV3_ITS_MEM_SIZE (SZ_128K)

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
#if defined(CONFIG_ACPI_NUMA) && (ACPI_CA_VERSION >= 0x20170531)
struct its_srat_map {
	/* numa node id */
	u32	numa_node;
	/* GIC ITS ID */
	u32	its_id;
};

static struct its_srat_map its_srat_maps[MAX_NUMNODES] __initdata;
static int its_in_srat __initdata;

static int __init acpi_get_its_numa_node(u32 its_id)
{
	int i;

	for (i = 0; i < its_in_srat; i++) {
		if (its_id == its_srat_maps[i].its_id)
			return its_srat_maps[i].numa_node;
	}
	return NUMA_NO_NODE;
}

static int __init gic_acpi_parse_srat_its(struct acpi_subtable_header *header,
			 const unsigned long end)
{
	int node;
	struct acpi_srat_gic_its_affinity *its_affinity;

	its_affinity = (struct acpi_srat_gic_its_affinity *)header;
	if (!its_affinity)
		return -EINVAL;

	if (its_affinity->header.length < sizeof(*its_affinity)) {
		pr_err("SRAT: Invalid header length %d in ITS affinity\n",
			its_affinity->header.length);
		return -EINVAL;
	}

	if (its_in_srat >= MAX_NUMNODES) {
		pr_err("SRAT: ITS affinity exceeding max count[%d]\n",
				MAX_NUMNODES);
		return -EINVAL;
	}

	node = acpi_map_pxm_to_node(its_affinity->proximity_domain);

	if (node == NUMA_NO_NODE || node >= MAX_NUMNODES) {
		pr_err("SRAT: Invalid NUMA node %d in ITS affinity\n", node);
		return 0;
	}

	its_srat_maps[its_in_srat].numa_node = node;
	its_srat_maps[its_in_srat].its_id = its_affinity->its_id;
	its_in_srat++;
	pr_info("SRAT: PXM %d -> ITS %d -> Node %d\n",
		its_affinity->proximity_domain, its_affinity->its_id, node);

	return 0;
}

static void __init acpi_table_parse_srat_its(void)
{
	acpi_table_parse_entries(ACPI_SIG_SRAT,
			sizeof(struct acpi_table_srat),
			ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
			gic_acpi_parse_srat_its, 0);
}
#else
static void __init acpi_table_parse_srat_its(void)	{ }
static int __init acpi_get_its_numa_node(u32 its_id) { return NUMA_NO_NODE; }
#endif

2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
static int __init gic_acpi_parse_madt_its(struct acpi_subtable_header *header,
					  const unsigned long end)
{
	struct acpi_madt_generic_translator *its_entry;
	struct fwnode_handle *dom_handle;
	struct resource res;
	int err;

	its_entry = (struct acpi_madt_generic_translator *)header;
	memset(&res, 0, sizeof(res));
	res.start = its_entry->base_address;
	res.end = its_entry->base_address + ACPI_GICV3_ITS_MEM_SIZE - 1;
	res.flags = IORESOURCE_MEM;

	dom_handle = irq_domain_alloc_fwnode((void *)its_entry->base_address);
	if (!dom_handle) {
		pr_err("ITS@%pa: Unable to allocate GICv3 ITS domain token\n",
		       &res.start);
		return -ENOMEM;
	}

	err = iort_register_domain_token(its_entry->translation_id, dom_handle);
	if (err) {
		pr_err("ITS@%pa: Unable to register GICv3 ITS domain token (ITS ID %d) to IORT\n",
		       &res.start, its_entry->translation_id);
		goto dom_err;
	}

2135 2136
	err = its_probe_one(&res, dom_handle,
			acpi_get_its_numa_node(its_entry->translation_id));
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
	if (!err)
		return 0;

	iort_deregister_domain_token(its_entry->translation_id);
dom_err:
	irq_domain_free_fwnode(dom_handle);
	return err;
}

static void __init its_acpi_probe(void)
{
2148
	acpi_table_parse_srat_its();
2149 2150 2151 2152 2153 2154 2155
	acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_TRANSLATOR,
			      gic_acpi_parse_madt_its, 0);
}
#else
static void __init its_acpi_probe(void) { }
#endif

2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
int __init its_init(struct fwnode_handle *handle, struct rdists *rdists,
		    struct irq_domain *parent_domain)
{
	struct device_node *of_node;

	its_parent = parent_domain;
	of_node = to_of_node(handle);
	if (of_node)
		its_of_probe(of_node);
	else
2166
		its_acpi_probe();
2167 2168 2169 2170 2171 2172 2173

	if (list_empty(&its_nodes)) {
		pr_warn("ITS: No ITS available, not enabling LPIs\n");
		return -ENXIO;
	}

	gic_rdists = rdists;
2174
	return its_alloc_lpi_tables();
2175
}