gpio-tegra.c 12.5 KB
Newer Older
E
Erik Gilling 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * arch/arm/mach-tegra/gpio.c
 *
 * Copyright (c) 2010 Google, Inc
 *
 * Author:
 *	Erik Gilling <konkers@google.com>
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/init.h>
#include <linux/irq.h>
22
#include <linux/interrupt.h>
E
Erik Gilling 已提交
23 24
#include <linux/io.h>
#include <linux/gpio.h>
25
#include <linux/of.h>
26 27
#include <linux/platform_device.h>
#include <linux/module.h>
28
#include <linux/irqdomain.h>
E
Erik Gilling 已提交
29

30 31
#include <asm/mach/irq.h>

32
#include <mach/gpio-tegra.h>
E
Erik Gilling 已提交
33
#include <mach/iomap.h>
34
#include <mach/suspend.h>
E
Erik Gilling 已提交
35 36 37 38 39

#define GPIO_BANK(x)		((x) >> 5)
#define GPIO_PORT(x)		(((x) >> 3) & 0x3)
#define GPIO_BIT(x)		((x) & 0x7)

40
#define GPIO_REG(x)		(GPIO_BANK(x) * 0x80 + GPIO_PORT(x) * 4)
E
Erik Gilling 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68

#define GPIO_CNF(x)		(GPIO_REG(x) + 0x00)
#define GPIO_OE(x)		(GPIO_REG(x) + 0x10)
#define GPIO_OUT(x)		(GPIO_REG(x) + 0X20)
#define GPIO_IN(x)		(GPIO_REG(x) + 0x30)
#define GPIO_INT_STA(x)		(GPIO_REG(x) + 0x40)
#define GPIO_INT_ENB(x)		(GPIO_REG(x) + 0x50)
#define GPIO_INT_LVL(x)		(GPIO_REG(x) + 0x60)
#define GPIO_INT_CLR(x)		(GPIO_REG(x) + 0x70)

#define GPIO_MSK_CNF(x)		(GPIO_REG(x) + 0x800)
#define GPIO_MSK_OE(x)		(GPIO_REG(x) + 0x810)
#define GPIO_MSK_OUT(x)		(GPIO_REG(x) + 0X820)
#define GPIO_MSK_INT_STA(x)	(GPIO_REG(x) + 0x840)
#define GPIO_MSK_INT_ENB(x)	(GPIO_REG(x) + 0x850)
#define GPIO_MSK_INT_LVL(x)	(GPIO_REG(x) + 0x860)

#define GPIO_INT_LVL_MASK		0x010101
#define GPIO_INT_LVL_EDGE_RISING	0x000101
#define GPIO_INT_LVL_EDGE_FALLING	0x000100
#define GPIO_INT_LVL_EDGE_BOTH		0x010100
#define GPIO_INT_LVL_LEVEL_HIGH		0x000001
#define GPIO_INT_LVL_LEVEL_LOW		0x000000

struct tegra_gpio_bank {
	int bank;
	int irq;
	spinlock_t lvl_lock[4];
69 70 71 72 73 74 75
#ifdef CONFIG_PM
	u32 cnf[4];
	u32 out[4];
	u32 oe[4];
	u32 int_enb[4];
	u32 int_lvl[4];
#endif
E
Erik Gilling 已提交
76 77
};

78
static struct irq_domain *irq_domain;
79
static void __iomem *regs;
80 81
static u32 tegra_gpio_bank_count;
static struct tegra_gpio_bank *tegra_gpio_banks;
82 83 84 85 86 87 88 89 90 91

static inline void tegra_gpio_writel(u32 val, u32 reg)
{
	__raw_writel(val, regs + reg);
}

static inline u32 tegra_gpio_readl(u32 reg)
{
	return __raw_readl(regs + reg);
}
E
Erik Gilling 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104

static int tegra_gpio_compose(int bank, int port, int bit)
{
	return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
}

static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
{
	u32 val;

	val = 0x100 << GPIO_BIT(gpio);
	if (value)
		val |= 1 << GPIO_BIT(gpio);
105
	tegra_gpio_writel(val, reg);
E
Erik Gilling 已提交
106 107 108 109 110 111
}

void tegra_gpio_enable(int gpio)
{
	tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
}
112
EXPORT_SYMBOL_GPL(tegra_gpio_enable);
E
Erik Gilling 已提交
113 114 115 116 117

void tegra_gpio_disable(int gpio)
{
	tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
}
118
EXPORT_SYMBOL_GPL(tegra_gpio_disable);
E
Erik Gilling 已提交
119 120 121 122 123 124 125 126

static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
}

static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
{
127
	return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
E
Erik Gilling 已提交
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
}

static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
{
	tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
	return 0;
}

static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
					int value)
{
	tegra_gpio_set(chip, offset, value);
	tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
	return 0;
}

144 145
static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
{
146
	return irq_find_mapping(irq_domain, offset);
147
}
E
Erik Gilling 已提交
148 149 150 151 152 153 154

static struct gpio_chip tegra_gpio_chip = {
	.label			= "tegra-gpio",
	.direction_input	= tegra_gpio_direction_input,
	.get			= tegra_gpio_get,
	.direction_output	= tegra_gpio_direction_output,
	.set			= tegra_gpio_set,
155
	.to_irq			= tegra_gpio_to_irq,
E
Erik Gilling 已提交
156
	.base			= 0,
157
	.ngpio			= TEGRA_NR_GPIOS,
E
Erik Gilling 已提交
158 159
};

160
static void tegra_gpio_irq_ack(struct irq_data *d)
E
Erik Gilling 已提交
161
{
162
	int gpio = d->hwirq;
E
Erik Gilling 已提交
163

164
	tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
E
Erik Gilling 已提交
165 166
}

167
static void tegra_gpio_irq_mask(struct irq_data *d)
E
Erik Gilling 已提交
168
{
169
	int gpio = d->hwirq;
E
Erik Gilling 已提交
170 171 172 173

	tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
}

174
static void tegra_gpio_irq_unmask(struct irq_data *d)
E
Erik Gilling 已提交
175
{
176
	int gpio = d->hwirq;
E
Erik Gilling 已提交
177 178 179 180

	tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
}

181
static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
E
Erik Gilling 已提交
182
{
183
	int gpio = d->hwirq;
184
	struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
E
Erik Gilling 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
	int port = GPIO_PORT(gpio);
	int lvl_type;
	int val;
	unsigned long flags;

	switch (type & IRQ_TYPE_SENSE_MASK) {
	case IRQ_TYPE_EDGE_RISING:
		lvl_type = GPIO_INT_LVL_EDGE_RISING;
		break;

	case IRQ_TYPE_EDGE_FALLING:
		lvl_type = GPIO_INT_LVL_EDGE_FALLING;
		break;

	case IRQ_TYPE_EDGE_BOTH:
		lvl_type = GPIO_INT_LVL_EDGE_BOTH;
		break;

	case IRQ_TYPE_LEVEL_HIGH:
		lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
		break;

	case IRQ_TYPE_LEVEL_LOW:
		lvl_type = GPIO_INT_LVL_LEVEL_LOW;
		break;

	default:
		return -EINVAL;
	}

	spin_lock_irqsave(&bank->lvl_lock[port], flags);

217
	val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
E
Erik Gilling 已提交
218 219
	val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
	val |= lvl_type << GPIO_BIT(gpio);
220
	tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
E
Erik Gilling 已提交
221 222 223 224

	spin_unlock_irqrestore(&bank->lvl_lock[port], flags);

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
225
		__irq_set_handler_locked(d->irq, handle_level_irq);
E
Erik Gilling 已提交
226
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
227
		__irq_set_handler_locked(d->irq, handle_edge_irq);
E
Erik Gilling 已提交
228 229 230 231 232 233 234 235 236 237

	return 0;
}

static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
{
	struct tegra_gpio_bank *bank;
	int port;
	int pin;
	int unmasked = 0;
238
	struct irq_chip *chip = irq_desc_get_chip(desc);
E
Erik Gilling 已提交
239

240
	chained_irq_enter(chip, desc);
E
Erik Gilling 已提交
241

T
Thomas Gleixner 已提交
242
	bank = irq_get_handler_data(irq);
E
Erik Gilling 已提交
243 244 245

	for (port = 0; port < 4; port++) {
		int gpio = tegra_gpio_compose(bank->bank, port, 0);
246 247 248
		unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
			tegra_gpio_readl(GPIO_INT_ENB(gpio));
		u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
E
Erik Gilling 已提交
249 250

		for_each_set_bit(pin, &sta, 8) {
251
			tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
E
Erik Gilling 已提交
252 253 254 255 256 257 258

			/* if gpio is edge triggered, clear condition
			 * before executing the hander so that we don't
			 * miss edges
			 */
			if (lvl & (0x100 << pin)) {
				unmasked = 1;
259
				chained_irq_exit(chip, desc);
E
Erik Gilling 已提交
260 261 262 263 264 265 266
			}

			generic_handle_irq(gpio_to_irq(gpio + pin));
		}
	}

	if (!unmasked)
267
		chained_irq_exit(chip, desc);
E
Erik Gilling 已提交
268 269 270

}

271 272 273 274
#ifdef CONFIG_PM
void tegra_gpio_resume(void)
{
	unsigned long flags;
275 276
	int b;
	int p;
277 278 279

	local_irq_save(flags);

280
	for (b = 0; b < tegra_gpio_bank_count; b++) {
281 282 283 284
		struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];

		for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
			unsigned int gpio = (b<<5) | (p<<3);
285 286 287 288 289
			tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
			tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
			tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
			tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
			tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
290 291 292 293 294 295 296 297 298
		}
	}

	local_irq_restore(flags);
}

void tegra_gpio_suspend(void)
{
	unsigned long flags;
299 300
	int b;
	int p;
301 302

	local_irq_save(flags);
303
	for (b = 0; b < tegra_gpio_bank_count; b++) {
304 305 306 307
		struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];

		for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
			unsigned int gpio = (b<<5) | (p<<3);
308 309 310 311 312
			bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
			bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
			bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
			bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
			bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
313 314 315 316 317
		}
	}
	local_irq_restore(flags);
}

318
static int tegra_gpio_wake_enable(struct irq_data *d, unsigned int enable)
319
{
320
	struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
T
Thomas Gleixner 已提交
321
	return irq_set_irq_wake(bank->irq, enable);
322 323
}
#endif
E
Erik Gilling 已提交
324 325 326

static struct irq_chip tegra_gpio_irq_chip = {
	.name		= "GPIO",
327 328 329 330
	.irq_ack	= tegra_gpio_irq_ack,
	.irq_mask	= tegra_gpio_irq_mask,
	.irq_unmask	= tegra_gpio_irq_unmask,
	.irq_set_type	= tegra_gpio_irq_set_type,
331
#ifdef CONFIG_PM
332
	.irq_set_wake	= tegra_gpio_wake_enable,
333
#endif
E
Erik Gilling 已提交
334 335 336 337 338 339 340 341
};


/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

342
static int __devinit tegra_gpio_probe(struct platform_device *pdev)
E
Erik Gilling 已提交
343
{
344
	int irq_base;
345
	struct resource *res;
E
Erik Gilling 已提交
346
	struct tegra_gpio_bank *bank;
347
	int gpio;
E
Erik Gilling 已提交
348 349 350
	int i;
	int j;

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
	for (;;) {
		res = platform_get_resource(pdev, IORESOURCE_IRQ, tegra_gpio_bank_count);
		if (!res)
			break;
		tegra_gpio_bank_count++;
	}
	if (!tegra_gpio_bank_count) {
		dev_err(&pdev->dev, "Missing IRQ resource\n");
		return -ENODEV;
	}

	tegra_gpio_chip.ngpio = tegra_gpio_bank_count * 32;

	tegra_gpio_banks = devm_kzalloc(&pdev->dev,
			tegra_gpio_bank_count * sizeof(*tegra_gpio_banks),
			GFP_KERNEL);
	if (!tegra_gpio_banks) {
		dev_err(&pdev->dev, "Couldn't allocate bank structure\n");
		return -ENODEV;
	}

	irq_base = irq_alloc_descs(-1, 0, tegra_gpio_chip.ngpio, 0);
	if (irq_base < 0) {
374 375 376
		dev_err(&pdev->dev, "Couldn't allocate IRQ numbers\n");
		return -ENODEV;
	}
377 378 379
	irq_domain = irq_domain_add_legacy(pdev->dev.of_node,
					   tegra_gpio_chip.ngpio, irq_base, 0,
					   &irq_domain_simple_ops, NULL);
380

381
	for (i = 0; i < tegra_gpio_bank_count; i++) {
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
		res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
		if (!res) {
			dev_err(&pdev->dev, "Missing IRQ resource\n");
			return -ENODEV;
		}

		bank = &tegra_gpio_banks[i];
		bank->bank = i;
		bank->irq = res->start;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "Missing MEM resource\n");
		return -ENODEV;
	}

399
	regs = devm_request_and_ioremap(&pdev->dev, res);
400 401 402 403 404
	if (!regs) {
		dev_err(&pdev->dev, "Couldn't ioremap regs\n");
		return -ENODEV;
	}

E
Erik Gilling 已提交
405 406 407
	for (i = 0; i < 7; i++) {
		for (j = 0; j < 4; j++) {
			int gpio = tegra_gpio_compose(i, j, 0);
408
			tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
E
Erik Gilling 已提交
409 410 411
		}
	}

412
#ifdef CONFIG_OF_GPIO
413 414
	tegra_gpio_chip.of_node = pdev->dev.of_node;
#endif
415

E
Erik Gilling 已提交
416 417
	gpiochip_add(&tegra_gpio_chip);

418
	for (gpio = 0; gpio < tegra_gpio_chip.ngpio; gpio++) {
419
		int irq = irq_find_mapping(irq_domain, gpio);
420
		/* No validity check; all Tegra GPIOs are valid IRQs */
E
Erik Gilling 已提交
421

422
		bank = &tegra_gpio_banks[GPIO_BANK(gpio)];
E
Erik Gilling 已提交
423

424 425 426
		irq_set_lockdep_class(irq, &gpio_lock_class);
		irq_set_chip_data(irq, bank);
		irq_set_chip_and_handler(irq, &tegra_gpio_irq_chip,
427
					 handle_simple_irq);
428
		set_irq_flags(irq, IRQF_VALID);
E
Erik Gilling 已提交
429 430
	}

431
	for (i = 0; i < tegra_gpio_bank_count; i++) {
E
Erik Gilling 已提交
432 433
		bank = &tegra_gpio_banks[i];

T
Thomas Gleixner 已提交
434 435
		irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
		irq_set_handler_data(bank->irq, bank);
E
Erik Gilling 已提交
436 437 438 439 440 441 442 443

		for (j = 0; j < 4; j++)
			spin_lock_init(&bank->lvl_lock[j]);
	}

	return 0;
}

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461
static struct of_device_id tegra_gpio_of_match[] __devinitdata = {
	{ .compatible = "nvidia,tegra20-gpio", },
	{ },
};

static struct platform_driver tegra_gpio_driver = {
	.driver		= {
		.name	= "tegra-gpio",
		.owner	= THIS_MODULE,
		.of_match_table = tegra_gpio_of_match,
	},
	.probe		= tegra_gpio_probe,
};

static int __init tegra_gpio_init(void)
{
	return platform_driver_register(&tegra_gpio_driver);
}
E
Erik Gilling 已提交
462 463
postcore_initcall(tegra_gpio_init);

464
void tegra_gpio_config(struct tegra_gpio_table *table, int num)
465 466 467 468 469 470 471 472 473 474 475 476 477
{
	int i;

	for (i = 0; i < num; i++) {
		int gpio = table[i].gpio;

		if (table[i].enable)
			tegra_gpio_enable(gpio);
		else
			tegra_gpio_disable(gpio);
	}
}

E
Erik Gilling 已提交
478 479 480 481 482 483 484 485 486 487 488 489 490
#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	int i;
	int j;

	for (i = 0; i < 7; i++) {
		for (j = 0; j < 4; j++) {
			int gpio = tegra_gpio_compose(i, j, 0);
491 492 493
			seq_printf(s,
				"%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
				i, j,
494 495 496 497 498 499 500
				tegra_gpio_readl(GPIO_CNF(gpio)),
				tegra_gpio_readl(GPIO_OE(gpio)),
				tegra_gpio_readl(GPIO_OUT(gpio)),
				tegra_gpio_readl(GPIO_IN(gpio)),
				tegra_gpio_readl(GPIO_INT_STA(gpio)),
				tegra_gpio_readl(GPIO_INT_ENB(gpio)),
				tegra_gpio_readl(GPIO_INT_LVL(gpio)));
E
Erik Gilling 已提交
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
	return single_open(file, dbg_gpio_show, &inode->i_private);
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init tegra_gpio_debuginit(void)
{
	(void) debugfs_create_file("tegra_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
	return 0;
}
late_initcall(tegra_gpio_debuginit);
#endif