intel_csr.c 12.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */
#include <linux/firmware.h>
#include "i915_drv.h"
#include "i915_reg.h"

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
/**
 * DOC: csr support for dmc
 *
 * Display Context Save and Restore (CSR) firmware support added from gen9
 * onwards to drive newly added DMC (Display microcontroller) in display
 * engine to save and restore the state of display engine when it enter into
 * low-power state and comes back to normal.
 *
 * Firmware loading status will be one of the below states: FW_UNINITIALIZED,
 * FW_LOADED, FW_FAILED.
 *
 * Once the firmware is written into the registers status will be moved from
 * FW_UNINITIALIZED to FW_LOADED and for any erroneous condition status will
 * be moved to FW_FAILED.
 */

44
#define I915_CSR_SKL "i915/skl_dmc_ver1.bin"
45
#define I915_CSR_BXT "i915/bxt_dmc_ver1.bin"
46

47 48
#define FIRMWARE_URL  "https://01.org/linuxgraphics/intel-linux-graphics-firmwares"

49
MODULE_FIRMWARE(I915_CSR_SKL);
50
MODULE_FIRMWARE(I915_CSR_BXT);
51

52 53
#define SKL_CSR_VERSION_REQUIRED	CSR_VERSION(1, 23)

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
#define CSR_MAX_FW_SIZE			0x2FFF
#define CSR_DEFAULT_FW_OFFSET		0xFFFFFFFF

struct intel_css_header {
	/* 0x09 for DMC */
	uint32_t module_type;

	/* Includes the DMC specific header in dwords */
	uint32_t header_len;

	/* always value would be 0x10000 */
	uint32_t header_ver;

	/* Not used */
	uint32_t module_id;

	/* Not used */
	uint32_t module_vendor;

	/* in YYYYMMDD format */
	uint32_t date;

	/* Size in dwords (CSS_Headerlen + PackageHeaderLen + dmc FWsLen)/4 */
	uint32_t size;

	/* Not used */
	uint32_t key_size;

	/* Not used */
	uint32_t modulus_size;

	/* Not used */
	uint32_t exponent_size;

	/* Not used */
	uint32_t reserved1[12];

	/* Major Minor */
	uint32_t version;

	/* Not used */
	uint32_t reserved2[8];

	/* Not used */
	uint32_t kernel_header_info;
} __packed;

struct intel_fw_info {
	uint16_t reserved1;

	/* Stepping (A, B, C, ..., *). * is a wildcard */
	char stepping;

	/* Sub-stepping (0, 1, ..., *). * is a wildcard */
	char substepping;

	uint32_t offset;
	uint32_t reserved2;
} __packed;

struct intel_package_header {
	/* DMC container header length in dwords */
	unsigned char header_len;

	/* always value would be 0x01 */
	unsigned char header_ver;

	unsigned char reserved[10];

	/* Number of valid entries in the FWInfo array below */
	uint32_t num_entries;

	struct intel_fw_info fw_info[20];
} __packed;

struct intel_dmc_header {
	/* always value would be 0x40403E3E */
	uint32_t signature;

	/* DMC binary header length */
	unsigned char header_len;

	/* 0x01 */
	unsigned char header_ver;

	/* Reserved */
	uint16_t dmcc_ver;

	/* Major, Minor */
	uint32_t	project;

	/* Firmware program size (excluding header) in dwords */
	uint32_t	fw_size;

	/* Major Minor version */
	uint32_t fw_version;

	/* Number of valid MMIO cycles present. */
	uint32_t mmio_count;

	/* MMIO address */
	uint32_t mmioaddr[8];

	/* MMIO data */
	uint32_t mmiodata[8];

	/* FW filename  */
	unsigned char dfile[32];

	uint32_t reserved1[2];
} __packed;

struct stepping_info {
	char stepping;
	char substepping;
};

171 172 173 174 175 176 177 178
/*
 * Kabylake derivated from Skylake H0, so SKL H0
 * is the right firmware for KBL A0 (revid 0).
 */
static const struct stepping_info kbl_stepping_info[] = {
	{'H', '0'}, {'I', '0'}
};

179
static const struct stepping_info skl_stepping_info[] = {
180 181 182
	{'A', '0'}, {'B', '0'}, {'C', '0'},
	{'D', '0'}, {'E', '0'}, {'F', '0'},
	{'G', '0'}, {'H', '0'}, {'I', '0'}
183 184
};

J
Jani Nikula 已提交
185
static const struct stepping_info bxt_stepping_info[] = {
186 187 188 189
	{'A', '0'}, {'A', '1'}, {'A', '2'},
	{'B', '0'}, {'B', '1'}, {'B', '2'}
};

190
static const struct stepping_info *intel_get_stepping_info(struct drm_device *dev)
191
{
192 193 194
	const struct stepping_info *si;
	unsigned int size;

195 196 197 198
	if (IS_KABYLAKE(dev)) {
		size = ARRAY_SIZE(kbl_stepping_info);
		si = kbl_stepping_info;
	} else if (IS_SKYLAKE(dev)) {
199 200 201 202 203 204 205 206
		size = ARRAY_SIZE(skl_stepping_info);
		si = skl_stepping_info;
	} else if (IS_BROXTON(dev)) {
		size = ARRAY_SIZE(bxt_stepping_info);
		si = bxt_stepping_info;
	} else {
		return NULL;
	}
207

208 209 210 211
	if (INTEL_REVID(dev) < size)
		return si + INTEL_REVID(dev);

	return NULL;
212 213
}

214 215
/**
 * intel_csr_load_program() - write the firmware from memory to register.
216
 * @dev_priv: i915 drm device.
217 218 219 220 221
 *
 * CSR firmware is read from a .bin file and kept in internal memory one time.
 * Everytime display comes back from low power state this function is called to
 * copy the firmware from internal memory to registers.
 */
222
void intel_csr_load_program(struct drm_i915_private *dev_priv)
223
{
224
	u32 *payload = dev_priv->csr.dmc_payload;
225 226
	uint32_t i, fw_size;

227
	if (!IS_GEN9(dev_priv)) {
228 229 230 231
		DRM_ERROR("No CSR support available for this platform\n");
		return;
	}

232 233
	if (!dev_priv->csr.dmc_payload) {
		DRM_ERROR("Tried to program CSR with empty payload\n");
234
		return;
235
	}
236

237 238
	fw_size = dev_priv->csr.dmc_fw_size;
	for (i = 0; i < fw_size; i++)
239
		I915_WRITE(CSR_PROGRAM(i), payload[i]);
240 241 242

	for (i = 0; i < dev_priv->csr.mmio_count; i++) {
		I915_WRITE(dev_priv->csr.mmioaddr[i],
243
			   dev_priv->csr.mmiodata[i]);
244 245 246
	}
}

247 248
static uint32_t *parse_csr_fw(struct drm_i915_private *dev_priv,
			      const struct firmware *fw)
249 250 251 252 253 254
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_css_header *css_header;
	struct intel_package_header *package_header;
	struct intel_dmc_header *dmc_header;
	struct intel_csr *csr = &dev_priv->csr;
255 256
	const struct stepping_info *stepping_info = intel_get_stepping_info(dev);
	char stepping, substepping;
257 258
	uint32_t dmc_offset = CSR_DEFAULT_FW_OFFSET, readcount = 0, nbytes;
	uint32_t i;
259
	uint32_t *dmc_payload;
260

261
	if (!fw)
262
		return NULL;
263

264
	if (!stepping_info) {
265
		DRM_ERROR("Unknown stepping info, firmware loading failed\n");
266
		return NULL;
267 268
	}

269 270 271
	stepping = stepping_info->stepping;
	substepping = stepping_info->substepping;

272 273 274
	/* Extract CSS Header information*/
	css_header = (struct intel_css_header *)fw->data;
	if (sizeof(struct intel_css_header) !=
275
	    (css_header->header_len * 4)) {
276
		DRM_ERROR("Firmware has wrong CSS header length %u bytes\n",
277
			  (css_header->header_len * 4));
278
		return NULL;
279
	}
280 281 282

	csr->version = css_header->version;

283 284
	if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
	    csr->version < SKL_CSR_VERSION_REQUIRED) {
285 286
		DRM_INFO("Refusing to load old Skylake DMC firmware v%u.%u,"
			 " please upgrade to v%u.%u or later"
287
			   " [" FIRMWARE_URL "].\n",
288 289 290 291
			 CSR_VERSION_MAJOR(csr->version),
			 CSR_VERSION_MINOR(csr->version),
			 CSR_VERSION_MAJOR(SKL_CSR_VERSION_REQUIRED),
			 CSR_VERSION_MINOR(SKL_CSR_VERSION_REQUIRED));
292
		return NULL;
293 294
	}

295 296 297 298
	readcount += sizeof(struct intel_css_header);

	/* Extract Package Header information*/
	package_header = (struct intel_package_header *)
299
		&fw->data[readcount];
300
	if (sizeof(struct intel_package_header) !=
301
	    (package_header->header_len * 4)) {
302
		DRM_ERROR("Firmware has wrong package header length %u bytes\n",
303
			  (package_header->header_len * 4));
304
		return NULL;
305 306 307 308 309 310
	}
	readcount += sizeof(struct intel_package_header);

	/* Search for dmc_offset to find firware binary. */
	for (i = 0; i < package_header->num_entries; i++) {
		if (package_header->fw_info[i].substepping == '*' &&
311
		    stepping == package_header->fw_info[i].stepping) {
312 313 314 315 316 317 318
			dmc_offset = package_header->fw_info[i].offset;
			break;
		} else if (stepping == package_header->fw_info[i].stepping &&
			substepping == package_header->fw_info[i].substepping) {
			dmc_offset = package_header->fw_info[i].offset;
			break;
		} else if (package_header->fw_info[i].stepping == '*' &&
319
			   package_header->fw_info[i].substepping == '*')
320 321 322 323
			dmc_offset = package_header->fw_info[i].offset;
	}
	if (dmc_offset == CSR_DEFAULT_FW_OFFSET) {
		DRM_ERROR("Firmware not supported for %c stepping\n", stepping);
324
		return NULL;
325 326 327 328 329 330 331
	}
	readcount += dmc_offset;

	/* Extract dmc_header information. */
	dmc_header = (struct intel_dmc_header *)&fw->data[readcount];
	if (sizeof(struct intel_dmc_header) != (dmc_header->header_len)) {
		DRM_ERROR("Firmware has wrong dmc header length %u bytes\n",
332
			  (dmc_header->header_len));
333
		return NULL;
334 335 336 337 338 339
	}
	readcount += sizeof(struct intel_dmc_header);

	/* Cache the dmc header info. */
	if (dmc_header->mmio_count > ARRAY_SIZE(csr->mmioaddr)) {
		DRM_ERROR("Firmware has wrong mmio count %u\n",
340
			  dmc_header->mmio_count);
341
		return NULL;
342 343 344
	}
	csr->mmio_count = dmc_header->mmio_count;
	for (i = 0; i < dmc_header->mmio_count; i++) {
345
		if (dmc_header->mmioaddr[i] < CSR_MMIO_START_RANGE ||
346
		    dmc_header->mmioaddr[i] > CSR_MMIO_END_RANGE) {
347
			DRM_ERROR(" Firmware has wrong mmio address 0x%x\n",
348
				  dmc_header->mmioaddr[i]);
349
			return NULL;
350
		}
351
		csr->mmioaddr[i] = _MMIO(dmc_header->mmioaddr[i]);
352 353 354 355 356 357 358
		csr->mmiodata[i] = dmc_header->mmiodata[i];
	}

	/* fw_size is in dwords, so multiplied by 4 to convert into bytes. */
	nbytes = dmc_header->fw_size * 4;
	if (nbytes > CSR_MAX_FW_SIZE) {
		DRM_ERROR("CSR firmware too big (%u) bytes\n", nbytes);
359
		return NULL;
360 361 362
	}
	csr->dmc_fw_size = dmc_header->fw_size;

363 364
	dmc_payload = kmalloc(nbytes, GFP_KERNEL);
	if (!dmc_payload) {
365
		DRM_ERROR("Memory allocation failed for dmc payload\n");
366
		return NULL;
367 368
	}

369
	memcpy(dmc_payload, &fw->data[readcount], nbytes);
370

371 372 373
	return dmc_payload;
}

374
static void csr_load_work_fn(struct work_struct *work)
375
{
376 377 378 379 380 381 382
	struct drm_i915_private *dev_priv;
	struct intel_csr *csr;
	const struct firmware *fw;
	int ret;

	dev_priv = container_of(work, typeof(*dev_priv), csr.work);
	csr = &dev_priv->csr;
383

384 385
	ret = request_firmware(&fw, dev_priv->csr.fw_path,
			       &dev_priv->dev->pdev->dev);
386 387 388 389 390 391 392
	if (!fw)
		goto out;

	dev_priv->csr.dmc_payload = parse_csr_fw(dev_priv, fw);
	if (!dev_priv->csr.dmc_payload)
		goto out;

393
	/* load csr program during system boot, as needed for DC states */
394
	intel_csr_load_program(dev_priv);
395

396
out:
397
	if (dev_priv->csr.dmc_payload) {
398
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
399 400 401 402 403 404

		DRM_INFO("Finished loading %s (v%u.%u)\n",
			 dev_priv->csr.fw_path,
			 CSR_VERSION_MAJOR(csr->version),
			 CSR_VERSION_MINOR(csr->version));
	} else {
405 406 407 408
		dev_notice(dev_priv->dev->dev,
			   "Failed to load DMC firmware"
			   " [" FIRMWARE_URL "],"
			   " disabling runtime power management.\n");
409 410
	}

411 412 413
	release_firmware(fw);
}

414 415
/**
 * intel_csr_ucode_init() - initialize the firmware loading.
416
 * @dev_priv: i915 drm device.
417 418 419 420
 *
 * This function is called at the time of loading the display driver to read
 * firmware from a .bin file and copied into a internal memory.
 */
421
void intel_csr_ucode_init(struct drm_i915_private *dev_priv)
422 423
{
	struct intel_csr *csr = &dev_priv->csr;
424 425

	INIT_WORK(&dev_priv->csr.work, csr_load_work_fn);
426

427
	if (!HAS_CSR(dev_priv))
428 429
		return;

430
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
431
		csr->fw_path = I915_CSR_SKL;
432 433
	else if (IS_BROXTON(dev_priv))
		csr->fw_path = I915_CSR_BXT;
434 435 436 437 438
	else {
		DRM_ERROR("Unexpected: no known CSR firmware for platform\n");
		return;
	}

439 440
	DRM_DEBUG_KMS("Loading %s\n", csr->fw_path);

441 442 443 444
	/*
	 * Obtain a runtime pm reference, until CSR is loaded,
	 * to avoid entering runtime-suspend.
	 */
445
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
446

447
	schedule_work(&dev_priv->csr.work);
448 449
}

450 451
/**
 * intel_csr_ucode_fini() - unload the CSR firmware.
452
 * @dev_priv: i915 drm device.
453 454 455 456
 *
 * Firmmware unloading includes freeing the internal momory and reset the
 * firmware loading status.
 */
457
void intel_csr_ucode_fini(struct drm_i915_private *dev_priv)
458
{
459
	if (!HAS_CSR(dev_priv))
460 461
		return;

462 463
	flush_work(&dev_priv->csr.work);

464 465
	kfree(dev_priv->csr.dmc_payload);
}