tlbflush.h 5.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Based on arch/arm/include/asm/tlbflush.h
 *
 * Copyright (C) 1999-2003 Russell King
 * Copyright (C) 2012 ARM Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */
#ifndef __ASM_TLBFLUSH_H
#define __ASM_TLBFLUSH_H

#ifndef __ASSEMBLY__

#include <linux/sched.h>
#include <asm/cputype.h>

27 28 29 30 31 32 33 34 35 36 37 38
/*
 * Raw TLBI operations.
 *
 * Where necessary, use the __tlbi() macro to avoid asm()
 * boilerplate. Drivers and most kernel code should use the TLB
 * management routines in preference to the macro below.
 *
 * The macro can be used as __tlbi(op) or __tlbi(op, arg), depending
 * on whether a particular TLBI operation takes an argument or
 * not. The macros handles invoking the asm with or without the
 * register argument as appropriate.
 */
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#define __TLBI_0(op, arg) asm ("tlbi " #op "\n"				       \
		   ALTERNATIVE("nop\n			nop",		       \
			       "dsb ish\n		tlbi " #op,	       \
			       ARM64_WORKAROUND_REPEAT_TLBI,		       \
			       CONFIG_QCOM_FALKOR_ERRATUM_1009)		       \
			    : : )

#define __TLBI_1(op, arg) asm ("tlbi " #op ", %0\n"			       \
		   ALTERNATIVE("nop\n			nop",		       \
			       "dsb ish\n		tlbi " #op ", %0",     \
			       ARM64_WORKAROUND_REPEAT_TLBI,		       \
			       CONFIG_QCOM_FALKOR_ERRATUM_1009)		       \
			    : : "r" (arg))

#define __TLBI_N(op, arg, n, ...) __TLBI_##n(op, arg)
54 55 56

#define __tlbi(op, ...)		__TLBI_N(op, ##__VA_ARGS__, 1, 0)

57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
/*
 *	TLB Management
 *	==============
 *
 *	The TLB specific code is expected to perform whatever tests it needs
 *	to determine if it should invalidate the TLB for each call.  Start
 *	addresses are inclusive and end addresses are exclusive; it is safe to
 *	round these addresses down.
 *
 *	flush_tlb_all()
 *
 *		Invalidate the entire TLB.
 *
 *	flush_tlb_mm(mm)
 *
 *		Invalidate all TLB entries in a particular address space.
 *		- mm	- mm_struct describing address space
 *
 *	flush_tlb_range(mm,start,end)
 *
 *		Invalidate a range of TLB entries in the specified address
 *		space.
 *		- mm	- mm_struct describing address space
 *		- start - start address (may not be aligned)
 *		- end	- end address (exclusive, may not be aligned)
 *
 *	flush_tlb_page(vaddr,vma)
 *
 *		Invalidate the specified page in the specified address range.
 *		- vaddr - virtual address (may not be aligned)
 *		- vma	- vma_struct describing address range
 *
 *	flush_kern_tlb_page(kaddr)
 *
 *		Invalidate the TLB entry for the specified page.  The address
 *		will be in the kernels virtual memory space.  Current uses
 *		only require the D-TLB to be invalidated.
 *		- kaddr - Kernel virtual memory address
 */
96 97 98
static inline void local_flush_tlb_all(void)
{
	dsb(nshst);
99
	__tlbi(vmalle1);
100 101 102 103
	dsb(nsh);
	isb();
}

104 105
static inline void flush_tlb_all(void)
{
106
	dsb(ishst);
107
	__tlbi(vmalle1is);
108
	dsb(ish);
109 110 111 112 113
	isb();
}

static inline void flush_tlb_mm(struct mm_struct *mm)
{
114
	unsigned long asid = ASID(mm) << 48;
115

116
	dsb(ishst);
117
	__tlbi(aside1is, asid);
118
	dsb(ish);
119 120 121 122 123
}

static inline void flush_tlb_page(struct vm_area_struct *vma,
				  unsigned long uaddr)
{
124
	unsigned long addr = uaddr >> 12 | (ASID(vma->vm_mm) << 48);
125

126
	dsb(ishst);
127
	__tlbi(vale1is, addr);
128
	dsb(ish);
129 130
}

131 132 133 134 135 136
/*
 * This is meant to avoid soft lock-ups on large TLB flushing ranges and not
 * necessarily a performance improvement.
 */
#define MAX_TLB_RANGE	(1024UL << PAGE_SHIFT)

137 138 139
static inline void __flush_tlb_range(struct vm_area_struct *vma,
				     unsigned long start, unsigned long end,
				     bool last_level)
140
{
141
	unsigned long asid = ASID(vma->vm_mm) << 48;
142
	unsigned long addr;
143 144 145 146 147 148

	if ((end - start) > MAX_TLB_RANGE) {
		flush_tlb_mm(vma->vm_mm);
		return;
	}

149 150 151 152
	start = asid | (start >> 12);
	end = asid | (end >> 12);

	dsb(ishst);
153 154
	for (addr = start; addr < end; addr += 1 << (PAGE_SHIFT - 12)) {
		if (last_level)
155
			__tlbi(vale1is, addr);
156
		else
157
			__tlbi(vae1is, addr);
158
	}
159 160 161
	dsb(ish);
}

162 163 164 165 166 167
static inline void flush_tlb_range(struct vm_area_struct *vma,
				   unsigned long start, unsigned long end)
{
	__flush_tlb_range(vma, start, end, false);
}

168
static inline void flush_tlb_kernel_range(unsigned long start, unsigned long end)
169 170
{
	unsigned long addr;
171 172 173 174 175 176

	if ((end - start) > MAX_TLB_RANGE) {
		flush_tlb_all();
		return;
	}

177 178 179 180 181
	start >>= 12;
	end >>= 12;

	dsb(ishst);
	for (addr = start; addr < end; addr += 1 << (PAGE_SHIFT - 12))
182
		__tlbi(vaae1is, addr);
183
	dsb(ish);
184
	isb();
185
}
186

187 188 189 190 191 192 193
/*
 * Used to invalidate the TLB (walk caches) corresponding to intermediate page
 * table levels (pgd/pud/pmd).
 */
static inline void __flush_tlb_pgtable(struct mm_struct *mm,
				       unsigned long uaddr)
{
194
	unsigned long addr = uaddr >> 12 | (ASID(mm) << 48);
195

196
	__tlbi(vae1is, addr);
197 198
	dsb(ish);
}
S
Steve Capper 已提交
199

200 201 202
#endif

#endif