clock.h 18.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 *  linux/arch/arm/mach-omap1/clock.h
 *
 *  Copyright (C) 2004 - 2005 Nokia corporation
 *  Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
 *  Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __ARCH_ARM_MACH_OMAP1_CLOCK_H
#define __ARCH_ARM_MACH_OMAP1_CLOCK_H

16 17
static unsigned long omap1_ckctl_recalc(struct clk *clk);
static unsigned long omap1_watchdog_recalc(struct clk *clk);
I
Imre Deak 已提交
18
static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate);
19 20
static unsigned long omap1_sossi_recalc(struct clk *clk);
static unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk);
21 22
static int omap1_clk_set_rate_dsp_domain(struct clk * clk, unsigned long rate);
static int omap1_set_uart_rate(struct clk * clk, unsigned long rate);
23
static unsigned long omap1_uart_recalc(struct clk *clk);
24 25 26 27 28 29
static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate);
static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate);
static void omap1_init_ext_clk(struct clk * clk);
static int omap1_select_table_rate(struct clk * clk, unsigned long rate);
static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate);

30 31 32
static int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate);
static long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate);

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
struct mpu_rate {
	unsigned long		rate;
	unsigned long		xtal;
	unsigned long		pll_rate;
	__u16			ckctl_val;
	__u16			dpllctl_val;
};

struct uart_clk {
	struct clk	clk;
	unsigned long	sysc_addr;
};

/* Provide a method for preventing idling some ARM IDLECT clocks */
struct arm_idlect1_clk {
	struct clk	clk;
	unsigned long	no_idle_count;
	__u8		idlect_shift;
};

/* ARM_CKCTL bit shifts */
#define CKCTL_PERDIV_OFFSET	0
#define CKCTL_LCDDIV_OFFSET	2
#define CKCTL_ARMDIV_OFFSET	4
#define CKCTL_DSPDIV_OFFSET	6
#define CKCTL_TCDIV_OFFSET	8
#define CKCTL_DSPMMUDIV_OFFSET	10
/*#define ARM_TIMXO		12*/
#define EN_DSPCK		13
/*#define ARM_INTHCK_SEL	14*/ /* Divide-by-2 for mpu inth_ck */
/* DSP_CKCTL bit shifts */
#define CKCTL_DSPPERDIV_OFFSET	0

/* ARM_IDLECT2 bit shifts */
#define EN_WDTCK	0
#define EN_XORPCK	1
#define EN_PERCK	2
#define EN_LCDCK	3
#define EN_LBCK		4 /* Not on 1610/1710 */
/*#define EN_HSABCK	5*/
#define EN_APICK	6
#define EN_TIMCK	7
#define DMACK_REQ	8
#define EN_GPIOCK	9 /* Not on 1610/1710 */
/*#define EN_LBFREECK	10*/
#define EN_CKOUT_ARM	11

/* ARM_IDLECT3 bit shifts */
#define EN_OCPI_CK	0
#define EN_TC1_CK	2
#define EN_TC2_CK	4

/* DSP_IDLECT2 bit shifts (0,1,2 are same as for ARM_IDLECT2) */
#define EN_DSPTIMCK	5

/* Various register defines for clock controls scattered around OMAP chip */
89
#define SDW_MCLK_INV_BIT	2	/* In ULPD_CLKC_CTRL */
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
#define USB_MCLK_EN_BIT		4	/* In ULPD_CLKC_CTRL */
#define USB_HOST_HHC_UHOST_EN	9	/* In MOD_CONF_CTRL_0 */
#define SWD_ULPD_PLL_CLK_REQ	1	/* In SWD_CLK_DIV_CTRL_SEL */
#define COM_ULPD_PLL_CLK_REQ	1	/* In COM_CLK_DIV_CTRL_SEL */
#define SWD_CLK_DIV_CTRL_SEL	0xfffe0874
#define COM_CLK_DIV_CTRL_SEL	0xfffe0878
#define SOFT_REQ_REG		0xfffe0834
#define SOFT_REQ_REG2		0xfffe0880

/*-------------------------------------------------------------------------
 * Omap1 MPU rate table
 *-------------------------------------------------------------------------*/
static struct mpu_rate rate_table[] = {
	/* MPU MHz, xtal MHz, dpll1 MHz, CKCTL, DPLL_CTL
	 * NOTE: Comment order here is different from bits in CKCTL value:
	 * armdiv, dspdiv, dspmmu, tcdiv, perdiv, lcddiv
	 */
#if defined(CONFIG_OMAP_ARM_216MHZ)
	{ 216000000, 12000000, 216000000, 0x050d, 0x2910 }, /* 1/1/2/2/2/8 */
#endif
#if defined(CONFIG_OMAP_ARM_195MHZ)
	{ 195000000, 13000000, 195000000, 0x050e, 0x2790 }, /* 1/1/2/2/4/8 */
#endif
#if defined(CONFIG_OMAP_ARM_192MHZ)
	{ 192000000, 19200000, 192000000, 0x050f, 0x2510 }, /* 1/1/2/2/8/8 */
	{ 192000000, 12000000, 192000000, 0x050f, 0x2810 }, /* 1/1/2/2/8/8 */
	{  96000000, 12000000, 192000000, 0x055f, 0x2810 }, /* 2/2/2/2/8/8 */
	{  48000000, 12000000, 192000000, 0x0baf, 0x2810 }, /* 4/4/4/8/8/8 */
	{  24000000, 12000000, 192000000, 0x0fff, 0x2810 }, /* 8/8/8/8/8/8 */
#endif
#if defined(CONFIG_OMAP_ARM_182MHZ)
	{ 182000000, 13000000, 182000000, 0x050e, 0x2710 }, /* 1/1/2/2/4/8 */
#endif
#if defined(CONFIG_OMAP_ARM_168MHZ)
	{ 168000000, 12000000, 168000000, 0x010f, 0x2710 }, /* 1/1/1/2/8/8 */
#endif
#if defined(CONFIG_OMAP_ARM_150MHZ)
	{ 150000000, 12000000, 150000000, 0x010a, 0x2cb0 }, /* 1/1/1/2/4/4 */
#endif
#if defined(CONFIG_OMAP_ARM_120MHZ)
	{ 120000000, 12000000, 120000000, 0x010a, 0x2510 }, /* 1/1/1/2/4/4 */
#endif
#if defined(CONFIG_OMAP_ARM_96MHZ)
	{  96000000, 12000000,  96000000, 0x0005, 0x2410 }, /* 1/1/1/1/2/2 */
#endif
#if defined(CONFIG_OMAP_ARM_60MHZ)
	{  60000000, 12000000,  60000000, 0x0005, 0x2290 }, /* 1/1/1/1/2/2 */
#endif
#if defined(CONFIG_OMAP_ARM_30MHZ)
	{  30000000, 12000000,  60000000, 0x0555, 0x2290 }, /* 2/2/2/2/2/2 */
#endif
	{ 0, 0, 0, 0, 0 },
};

/*-------------------------------------------------------------------------
 * Omap1 clocks
 *-------------------------------------------------------------------------*/

static struct clk ck_ref = {
	.name		= "ck_ref",
150
	.ops		= &clkops_null,
151 152 153 154 155
	.rate		= 12000000,
};

static struct clk ck_dpll1 = {
	.name		= "ck_dpll1",
156
	.ops		= &clkops_null,
157 158 159 160 161
	.parent		= &ck_ref,
};

static struct arm_idlect1_clk ck_dpll1out = {
	.clk = {
I
Imre Deak 已提交
162
		.name		= "ck_dpll1out",
163
		.ops		= &clkops_generic,
164
		.parent		= &ck_dpll1,
165
		.flags		= CLOCK_IDLE_CONTROL | ENABLE_REG_32BIT,
166
		.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
167 168 169 170 171 172
		.enable_bit	= EN_CKOUT_ARM,
		.recalc		= &followparent_recalc,
	},
	.idlect_shift	= 12,
};

I
Imre Deak 已提交
173 174
static struct clk sossi_ck = {
	.name		= "ck_sossi",
175
	.ops		= &clkops_generic,
I
Imre Deak 已提交
176
	.parent		= &ck_dpll1out.clk,
177
	.flags		= CLOCK_NO_IDLE_PARENT | ENABLE_REG_32BIT,
178
	.enable_reg	= OMAP1_IO_ADDRESS(MOD_CONF_CTRL_1),
I
Imre Deak 已提交
179 180 181 182 183
	.enable_bit	= 16,
	.recalc		= &omap1_sossi_recalc,
	.set_rate	= &omap1_set_sossi_rate,
};

184 185
static struct clk arm_ck = {
	.name		= "arm_ck",
186
	.ops		= &clkops_null,
187 188 189
	.parent		= &ck_dpll1,
	.rate_offset	= CKCTL_ARMDIV_OFFSET,
	.recalc		= &omap1_ckctl_recalc,
190 191
	.round_rate	= omap1_clk_round_rate_ckctl_arm,
	.set_rate	= omap1_clk_set_rate_ckctl_arm,
192 193 194 195 196
};

static struct arm_idlect1_clk armper_ck = {
	.clk = {
		.name		= "armper_ck",
197
		.ops		= &clkops_generic,
198
		.parent		= &ck_dpll1,
199
		.flags		= CLOCK_IDLE_CONTROL,
200
		.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
201 202 203
		.enable_bit	= EN_PERCK,
		.rate_offset	= CKCTL_PERDIV_OFFSET,
		.recalc		= &omap1_ckctl_recalc,
204 205
		.round_rate	= omap1_clk_round_rate_ckctl_arm,
		.set_rate	= omap1_clk_set_rate_ckctl_arm,
206 207 208 209 210 211
	},
	.idlect_shift	= 2,
};

static struct clk arm_gpio_ck = {
	.name		= "arm_gpio_ck",
212
	.ops		= &clkops_generic,
213
	.parent		= &ck_dpll1,
214
	.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
215 216 217 218 219 220 221
	.enable_bit	= EN_GPIOCK,
	.recalc		= &followparent_recalc,
};

static struct arm_idlect1_clk armxor_ck = {
	.clk = {
		.name		= "armxor_ck",
222
		.ops		= &clkops_generic,
223
		.parent		= &ck_ref,
224
		.flags		= CLOCK_IDLE_CONTROL,
225
		.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
226 227 228 229 230 231 232 233 234
		.enable_bit	= EN_XORPCK,
		.recalc		= &followparent_recalc,
	},
	.idlect_shift	= 1,
};

static struct arm_idlect1_clk armtim_ck = {
	.clk = {
		.name		= "armtim_ck",
235
		.ops		= &clkops_generic,
236
		.parent		= &ck_ref,
237
		.flags		= CLOCK_IDLE_CONTROL,
238
		.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
239 240 241 242 243 244 245 246 247
		.enable_bit	= EN_TIMCK,
		.recalc		= &followparent_recalc,
	},
	.idlect_shift	= 9,
};

static struct arm_idlect1_clk armwdt_ck = {
	.clk = {
		.name		= "armwdt_ck",
248
		.ops		= &clkops_generic,
249
		.parent		= &ck_ref,
250
		.flags		= CLOCK_IDLE_CONTROL,
251
		.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
252 253 254 255 256 257 258 259
		.enable_bit	= EN_WDTCK,
		.recalc		= &omap1_watchdog_recalc,
	},
	.idlect_shift	= 0,
};

static struct clk arminth_ck16xx = {
	.name		= "arminth_ck",
260
	.ops		= &clkops_null,
261 262 263 264 265 266 267 268 269 270 271
	.parent		= &arm_ck,
	.recalc		= &followparent_recalc,
	/* Note: On 16xx the frequency can be divided by 2 by programming
	 * ARM_CKCTL:ARM_INTHCK_SEL(14) to 1
	 *
	 * 1510 version is in TC clocks.
	 */
};

static struct clk dsp_ck = {
	.name		= "dsp_ck",
272
	.ops		= &clkops_generic,
273
	.parent		= &ck_dpll1,
274
	.enable_reg	= OMAP1_IO_ADDRESS(ARM_CKCTL),
275 276 277
	.enable_bit	= EN_DSPCK,
	.rate_offset	= CKCTL_DSPDIV_OFFSET,
	.recalc		= &omap1_ckctl_recalc,
278 279
	.round_rate	= omap1_clk_round_rate_ckctl_arm,
	.set_rate	= omap1_clk_set_rate_ckctl_arm,
280 281 282 283
};

static struct clk dspmmu_ck = {
	.name		= "dspmmu_ck",
284
	.ops		= &clkops_null,
285 286 287
	.parent		= &ck_dpll1,
	.rate_offset	= CKCTL_DSPMMUDIV_OFFSET,
	.recalc		= &omap1_ckctl_recalc,
288 289
	.round_rate	= omap1_clk_round_rate_ckctl_arm,
	.set_rate	= omap1_clk_set_rate_ckctl_arm,
290 291 292 293
};

static struct clk dspper_ck = {
	.name		= "dspper_ck",
294
	.ops		= &clkops_dspck,
295
	.parent		= &ck_dpll1,
296
	.enable_reg	= DSP_IDLECT2,
297 298 299
	.enable_bit	= EN_PERCK,
	.rate_offset	= CKCTL_PERDIV_OFFSET,
	.recalc		= &omap1_ckctl_recalc_dsp_domain,
300
	.round_rate	= omap1_clk_round_rate_ckctl_arm,
301 302 303 304 305
	.set_rate	= &omap1_clk_set_rate_dsp_domain,
};

static struct clk dspxor_ck = {
	.name		= "dspxor_ck",
306
	.ops		= &clkops_dspck,
307
	.parent		= &ck_ref,
308
	.enable_reg	= DSP_IDLECT2,
309 310 311 312 313 314
	.enable_bit	= EN_XORPCK,
	.recalc		= &followparent_recalc,
};

static struct clk dsptim_ck = {
	.name		= "dsptim_ck",
315
	.ops		= &clkops_dspck,
316
	.parent		= &ck_ref,
317
	.enable_reg	= DSP_IDLECT2,
318 319 320 321 322 323 324 325
	.enable_bit	= EN_DSPTIMCK,
	.recalc		= &followparent_recalc,
};

/* Tie ARM_IDLECT1:IDLIF_ARM to this logical clock structure */
static struct arm_idlect1_clk tc_ck = {
	.clk = {
		.name		= "tc_ck",
326
		.ops		= &clkops_null,
327
		.parent		= &ck_dpll1,
328
		.flags		= CLOCK_IDLE_CONTROL,
329 330
		.rate_offset	= CKCTL_TCDIV_OFFSET,
		.recalc		= &omap1_ckctl_recalc,
331 332
		.round_rate	= omap1_clk_round_rate_ckctl_arm,
		.set_rate	= omap1_clk_set_rate_ckctl_arm,
333 334 335 336 337 338
	},
	.idlect_shift	= 6,
};

static struct clk arminth_ck1510 = {
	.name		= "arminth_ck",
339
	.ops		= &clkops_null,
340 341 342 343 344 345 346 347 348 349
	.parent		= &tc_ck.clk,
	.recalc		= &followparent_recalc,
	/* Note: On 1510 the frequency follows TC_CK
	 *
	 * 16xx version is in MPU clocks.
	 */
};

static struct clk tipb_ck = {
	/* No-idle controlled by "tc_ck" */
350
	.name		= "tipb_ck",
351
	.ops		= &clkops_null,
352 353 354 355 356 357 358
	.parent		= &tc_ck.clk,
	.recalc		= &followparent_recalc,
};

static struct clk l3_ocpi_ck = {
	/* No-idle controlled by "tc_ck" */
	.name		= "l3_ocpi_ck",
359
	.ops		= &clkops_generic,
360
	.parent		= &tc_ck.clk,
361
	.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT3),
362 363 364 365 366 367
	.enable_bit	= EN_OCPI_CK,
	.recalc		= &followparent_recalc,
};

static struct clk tc1_ck = {
	.name		= "tc1_ck",
368
	.ops		= &clkops_generic,
369
	.parent		= &tc_ck.clk,
370
	.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT3),
371 372 373 374 375 376
	.enable_bit	= EN_TC1_CK,
	.recalc		= &followparent_recalc,
};

static struct clk tc2_ck = {
	.name		= "tc2_ck",
377
	.ops		= &clkops_generic,
378
	.parent		= &tc_ck.clk,
379
	.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT3),
380 381 382 383 384 385 386
	.enable_bit	= EN_TC2_CK,
	.recalc		= &followparent_recalc,
};

static struct clk dma_ck = {
	/* No-idle controlled by "tc_ck" */
	.name		= "dma_ck",
387
	.ops		= &clkops_null,
388 389 390 391 392 393
	.parent		= &tc_ck.clk,
	.recalc		= &followparent_recalc,
};

static struct clk dma_lcdfree_ck = {
	.name		= "dma_lcdfree_ck",
394
	.ops		= &clkops_null,
395 396 397 398 399 400 401
	.parent		= &tc_ck.clk,
	.recalc		= &followparent_recalc,
};

static struct arm_idlect1_clk api_ck = {
	.clk = {
		.name		= "api_ck",
402
		.ops		= &clkops_generic,
403
		.parent		= &tc_ck.clk,
404
		.flags		= CLOCK_IDLE_CONTROL,
405
		.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
406 407 408 409 410 411 412 413 414
		.enable_bit	= EN_APICK,
		.recalc		= &followparent_recalc,
	},
	.idlect_shift	= 8,
};

static struct arm_idlect1_clk lb_ck = {
	.clk = {
		.name		= "lb_ck",
415
		.ops		= &clkops_generic,
416
		.parent		= &tc_ck.clk,
417
		.flags		= CLOCK_IDLE_CONTROL,
418
		.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
419 420 421 422 423 424 425 426
		.enable_bit	= EN_LBCK,
		.recalc		= &followparent_recalc,
	},
	.idlect_shift	= 4,
};

static struct clk rhea1_ck = {
	.name		= "rhea1_ck",
427
	.ops		= &clkops_null,
428 429 430 431 432 433
	.parent		= &tc_ck.clk,
	.recalc		= &followparent_recalc,
};

static struct clk rhea2_ck = {
	.name		= "rhea2_ck",
434
	.ops		= &clkops_null,
435 436 437 438 439 440
	.parent		= &tc_ck.clk,
	.recalc		= &followparent_recalc,
};

static struct clk lcd_ck_16xx = {
	.name		= "lcd_ck",
441
	.ops		= &clkops_generic,
442
	.parent		= &ck_dpll1,
443
	.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
444 445 446
	.enable_bit	= EN_LCDCK,
	.rate_offset	= CKCTL_LCDDIV_OFFSET,
	.recalc		= &omap1_ckctl_recalc,
447 448
	.round_rate	= omap1_clk_round_rate_ckctl_arm,
	.set_rate	= omap1_clk_set_rate_ckctl_arm,
449 450 451 452 453
};

static struct arm_idlect1_clk lcd_ck_1510 = {
	.clk = {
		.name		= "lcd_ck",
454
		.ops		= &clkops_generic,
455
		.parent		= &ck_dpll1,
456
		.flags		= CLOCK_IDLE_CONTROL,
457
		.enable_reg	= OMAP1_IO_ADDRESS(ARM_IDLECT2),
458 459 460
		.enable_bit	= EN_LCDCK,
		.rate_offset	= CKCTL_LCDDIV_OFFSET,
		.recalc		= &omap1_ckctl_recalc,
461 462
		.round_rate	= omap1_clk_round_rate_ckctl_arm,
		.set_rate	= omap1_clk_set_rate_ckctl_arm,
463 464 465 466 467 468
	},
	.idlect_shift	= 3,
};

static struct clk uart1_1510 = {
	.name		= "uart1_ck",
469
	.ops		= &clkops_null,
470 471 472
	/* Direct from ULPD, no real parent */
	.parent		= &armper_ck.clk,
	.rate		= 12000000,
473
	.flags		= ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
474
	.enable_reg	= OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
475 476 477 478 479 480 481 482
	.enable_bit	= 29,	/* Chooses between 12MHz and 48MHz */
	.set_rate	= &omap1_set_uart_rate,
	.recalc		= &omap1_uart_recalc,
};

static struct uart_clk uart1_16xx = {
	.clk	= {
		.name		= "uart1_ck",
483
		.ops		= &clkops_uart,
484 485 486
		/* Direct from ULPD, no real parent */
		.parent		= &armper_ck.clk,
		.rate		= 48000000,
487 488
		.flags		= RATE_FIXED | ENABLE_REG_32BIT |
				  CLOCK_NO_IDLE_PARENT,
489
		.enable_reg	= OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
490 491 492 493 494 495 496
		.enable_bit	= 29,
	},
	.sysc_addr	= 0xfffb0054,
};

static struct clk uart2_ck = {
	.name		= "uart2_ck",
497
	.ops		= &clkops_null,
498 499 500
	/* Direct from ULPD, no real parent */
	.parent		= &armper_ck.clk,
	.rate		= 12000000,
501
	.flags		= ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
502
	.enable_reg	= OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
503 504 505 506 507 508 509
	.enable_bit	= 30,	/* Chooses between 12MHz and 48MHz */
	.set_rate	= &omap1_set_uart_rate,
	.recalc		= &omap1_uart_recalc,
};

static struct clk uart3_1510 = {
	.name		= "uart3_ck",
510
	.ops		= &clkops_null,
511 512 513
	/* Direct from ULPD, no real parent */
	.parent		= &armper_ck.clk,
	.rate		= 12000000,
514
	.flags		= ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
515
	.enable_reg	= OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
516 517 518 519 520 521 522 523
	.enable_bit	= 31,	/* Chooses between 12MHz and 48MHz */
	.set_rate	= &omap1_set_uart_rate,
	.recalc		= &omap1_uart_recalc,
};

static struct uart_clk uart3_16xx = {
	.clk	= {
		.name		= "uart3_ck",
524
		.ops		= &clkops_uart,
525 526 527
		/* Direct from ULPD, no real parent */
		.parent		= &armper_ck.clk,
		.rate		= 48000000,
528 529
		.flags		= RATE_FIXED | ENABLE_REG_32BIT |
				  CLOCK_NO_IDLE_PARENT,
530
		.enable_reg	= OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
531 532 533 534 535 536 537
		.enable_bit	= 31,
	},
	.sysc_addr	= 0xfffb9854,
};

static struct clk usb_clko = {	/* 6 MHz output on W4_USB_CLKO */
	.name		= "usb_clko",
538
	.ops		= &clkops_generic,
539 540
	/* Direct from ULPD, no parent */
	.rate		= 6000000,
541
	.flags		= RATE_FIXED | ENABLE_REG_32BIT,
542
	.enable_reg	= OMAP1_IO_ADDRESS(ULPD_CLOCK_CTRL),
543 544 545 546 547
	.enable_bit	= USB_MCLK_EN_BIT,
};

static struct clk usb_hhc_ck1510 = {
	.name		= "usb_hhc_ck",
548
	.ops		= &clkops_generic,
549 550
	/* Direct from ULPD, no parent */
	.rate		= 48000000, /* Actually 2 clocks, 12MHz and 48MHz */
551
	.flags		= RATE_FIXED | ENABLE_REG_32BIT,
552
	.enable_reg	= OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
553 554 555 556 557
	.enable_bit	= USB_HOST_HHC_UHOST_EN,
};

static struct clk usb_hhc_ck16xx = {
	.name		= "usb_hhc_ck",
558
	.ops		= &clkops_generic,
559 560 561
	/* Direct from ULPD, no parent */
	.rate		= 48000000,
	/* OTG_SYSCON_2.OTG_PADEN == 0 (not 1510-compatible) */
562
	.flags		= RATE_FIXED | ENABLE_REG_32BIT,
563
	.enable_reg	= OMAP1_IO_ADDRESS(OTG_BASE + 0x08), /* OTG_SYSCON_2 */
564 565 566 567 568
	.enable_bit	= 8 /* UHOST_EN */,
};

static struct clk usb_dc_ck = {
	.name		= "usb_dc_ck",
569
	.ops		= &clkops_generic,
570 571
	/* Direct from ULPD, no parent */
	.rate		= 48000000,
572
	.flags		= RATE_FIXED,
573
	.enable_reg	= OMAP1_IO_ADDRESS(SOFT_REQ_REG),
574 575 576
	.enable_bit	= 4,
};

577 578 579 580 581 582 583 584 585 586
static struct clk usb_dc_ck7xx = {
	.name		= "usb_dc_ck",
	.ops		= &clkops_generic,
	/* Direct from ULPD, no parent */
	.rate		= 48000000,
	.flags		= RATE_FIXED,
	.enable_reg	= OMAP1_IO_ADDRESS(SOFT_REQ_REG),
	.enable_bit	= 8,
};

587 588
static struct clk mclk_1510 = {
	.name		= "mclk",
589
	.ops		= &clkops_generic,
590 591
	/* Direct from ULPD, no parent. May be enabled by ext hardware. */
	.rate		= 12000000,
592
	.flags		= RATE_FIXED,
593 594
	.enable_reg	= OMAP1_IO_ADDRESS(SOFT_REQ_REG),
	.enable_bit	= 6,
595 596 597 598
};

static struct clk mclk_16xx = {
	.name		= "mclk",
599
	.ops		= &clkops_generic,
600
	/* Direct from ULPD, no parent. May be enabled by ext hardware. */
601
	.enable_reg	= OMAP1_IO_ADDRESS(COM_CLK_DIV_CTRL_SEL),
602 603 604 605 606 607 608 609
	.enable_bit	= COM_ULPD_PLL_CLK_REQ,
	.set_rate	= &omap1_set_ext_clk_rate,
	.round_rate	= &omap1_round_ext_clk_rate,
	.init		= &omap1_init_ext_clk,
};

static struct clk bclk_1510 = {
	.name		= "bclk",
610
	.ops		= &clkops_generic,
611 612
	/* Direct from ULPD, no parent. May be enabled by ext hardware. */
	.rate		= 12000000,
613
	.flags		= RATE_FIXED,
614 615 616 617
};

static struct clk bclk_16xx = {
	.name		= "bclk",
618
	.ops		= &clkops_generic,
619
	/* Direct from ULPD, no parent. May be enabled by ext hardware. */
620
	.enable_reg	= OMAP1_IO_ADDRESS(SWD_CLK_DIV_CTRL_SEL),
621 622 623 624 625 626 627
	.enable_bit	= SWD_ULPD_PLL_CLK_REQ,
	.set_rate	= &omap1_set_ext_clk_rate,
	.round_rate	= &omap1_round_ext_clk_rate,
	.init		= &omap1_init_ext_clk,
};

static struct clk mmc1_ck = {
628
	.name		= "mmc_ck",
629
	.ops		= &clkops_generic,
630 631 632
	/* Functional clock is direct from ULPD, interface clock is ARMPER */
	.parent		= &armper_ck.clk,
	.rate		= 48000000,
633
	.flags		= RATE_FIXED | ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
634
	.enable_reg	= OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
635 636 637 638
	.enable_bit	= 23,
};

static struct clk mmc2_ck = {
639
	.name		= "mmc_ck",
640
	.id		= 1,
641
	.ops		= &clkops_generic,
642 643 644
	/* Functional clock is direct from ULPD, interface clock is ARMPER */
	.parent		= &armper_ck.clk,
	.rate		= 48000000,
645
	.flags		= RATE_FIXED | ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
646
	.enable_reg	= OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
647 648 649
	.enable_bit	= 20,
};

650 651 652 653 654 655 656 657 658 659 660 661
static struct clk mmc3_ck = {
	.name		= "mmc_ck",
	.id		= 2,
	.ops		= &clkops_generic,
	/* Functional clock is direct from ULPD, interface clock is ARMPER */
	.parent		= &armper_ck.clk,
	.rate		= 48000000,
	.flags		= RATE_FIXED | ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
	.enable_reg	= OMAP1_IO_ADDRESS(SOFT_REQ_REG),
	.enable_bit	= 12,
};

662 663
static struct clk virtual_ck_mpu = {
	.name		= "mpu",
664
	.ops		= &clkops_null,
665 666 667 668 669 670
	.parent		= &arm_ck, /* Is smarter alias for */
	.recalc		= &followparent_recalc,
	.set_rate	= &omap1_select_table_rate,
	.round_rate	= &omap1_round_to_table_rate,
};

671 672 673 674 675
/* virtual functional clock domain for I2C. Just for making sure that ARMXOR_CK
remains active during MPU idle whenever this is enabled */
static struct clk i2c_fck = {
	.name		= "i2c_fck",
	.id		= 1,
676
	.ops		= &clkops_null,
677
	.flags		= CLOCK_NO_IDLE_PARENT,
678 679 680 681
	.parent		= &armxor_ck.clk,
	.recalc		= &followparent_recalc,
};

682 683 684
static struct clk i2c_ick = {
	.name		= "i2c_ick",
	.id		= 1,
685
	.ops		= &clkops_null,
686
	.flags		= CLOCK_NO_IDLE_PARENT,
687 688 689 690
	.parent		= &armper_ck.clk,
	.recalc		= &followparent_recalc,
};

691
#endif