imx53.dtsi 20.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright 2011 Freescale Semiconductor, Inc.
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13
#include "skeleton.dtsi"
14
#include "imx53-pinfunc.h"
15 16 17

/ {
	aliases {
18 19 20 21 22
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
S
Shawn Guo 已提交
23 24 25 26 27 28 29
		gpio0 = &gpio1;
		gpio1 = &gpio2;
		gpio2 = &gpio3;
		gpio3 = &gpio4;
		gpio4 = &gpio5;
		gpio5 = &gpio6;
		gpio6 = &gpio7;
P
Philipp Zabel 已提交
30 31 32
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
	};

	tzic: tz-interrupt-controller@0fffc000 {
		compatible = "fsl,imx53-tzic", "fsl,tzic";
		interrupt-controller;
		#interrupt-cells = <1>;
		reg = <0x0fffc000 0x4000>;
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <0>;

		ckil {
			compatible = "fsl,imx-ckil", "fixed-clock";
			clock-frequency = <32768>;
		};

		ckih1 {
			compatible = "fsl,imx-ckih1", "fixed-clock";
			clock-frequency = <22579200>;
		};

		ckih2 {
			compatible = "fsl,imx-ckih2", "fixed-clock";
			clock-frequency = <0>;
		};

		osc {
			compatible = "fsl,imx-osc", "fixed-clock";
			clock-frequency = <24000000>;
		};
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
		interrupt-parent = <&tzic>;
		ranges;

S
Sascha Hauer 已提交
74 75 76 77 78
		ipu: ipu@18000000 {
			#crtc-cells = <1>;
			compatible = "fsl,imx53-ipu";
			reg = <0x18000000 0x080000000>;
			interrupts = <11 10>;
79 80
			clocks = <&clks 59>, <&clks 110>, <&clks 61>;
			clock-names = "bus", "di0", "di1";
81
			resets = <&src 2>;
S
Sascha Hauer 已提交
82 83
		};

84 85 86 87 88 89 90 91 92 93 94 95 96 97
		aips@50000000 { /* AIPS1 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x50000000 0x10000000>;
			ranges;

			spba@50000000 {
				compatible = "fsl,spba-bus", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x50000000 0x40000>;
				ranges;

98
				esdhc1: esdhc@50004000 {
99 100 101
					compatible = "fsl,imx53-esdhc";
					reg = <0x50004000 0x4000>;
					interrupts = <1>;
102 103
					clocks = <&clks 44>, <&clks 0>, <&clks 71>;
					clock-names = "ipg", "ahb", "per";
104
					bus-width = <4>;
105 106 107
					status = "disabled";
				};

108
				esdhc2: esdhc@50008000 {
109 110 111
					compatible = "fsl,imx53-esdhc";
					reg = <0x50008000 0x4000>;
					interrupts = <2>;
112 113
					clocks = <&clks 45>, <&clks 0>, <&clks 72>;
					clock-names = "ipg", "ahb", "per";
114
					bus-width = <4>;
115 116 117
					status = "disabled";
				};

118
				uart3: serial@5000c000 {
119 120 121
					compatible = "fsl,imx53-uart", "fsl,imx21-uart";
					reg = <0x5000c000 0x4000>;
					interrupts = <33>;
122 123
					clocks = <&clks 32>, <&clks 33>;
					clock-names = "ipg", "per";
124 125 126
					status = "disabled";
				};

127
				ecspi1: ecspi@50010000 {
128 129 130 131 132
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
					reg = <0x50010000 0x4000>;
					interrupts = <36>;
133 134
					clocks = <&clks 51>, <&clks 52>;
					clock-names = "ipg", "per";
135 136 137
					status = "disabled";
				};

138 139 140 141
				ssi2: ssi@50014000 {
					compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
					reg = <0x50014000 0x4000>;
					interrupts = <30>;
142
					clocks = <&clks 49>;
143 144 145 146 147
					fsl,fifo-depth = <15>;
					fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
					status = "disabled";
				};

148
				esdhc3: esdhc@50020000 {
149 150 151
					compatible = "fsl,imx53-esdhc";
					reg = <0x50020000 0x4000>;
					interrupts = <3>;
152 153
					clocks = <&clks 46>, <&clks 0>, <&clks 73>;
					clock-names = "ipg", "ahb", "per";
154
					bus-width = <4>;
155 156 157
					status = "disabled";
				};

158
				esdhc4: esdhc@50024000 {
159 160 161
					compatible = "fsl,imx53-esdhc";
					reg = <0x50024000 0x4000>;
					interrupts = <4>;
162 163
					clocks = <&clks 47>, <&clks 0>, <&clks 74>;
					clock-names = "ipg", "ahb", "per";
164
					bus-width = <4>;
165 166 167 168
					status = "disabled";
				};
			};

169 170 171 172 173 174 175 176 177 178 179 180 181 182
			usbphy0: usbphy@0 {
				compatible = "usb-nop-xceiv";
				clocks = <&clks 124>;
				clock-names = "main_clk";
				status = "okay";
			};

			usbphy1: usbphy@1 {
				compatible = "usb-nop-xceiv";
				clocks = <&clks 125>;
				clock-names = "main_clk";
				status = "okay";
			};

183
			usbotg: usb@53f80000 {
184 185 186
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80000 0x0200>;
				interrupts = <18>;
187
				clocks = <&clks 108>;
188
				fsl,usbmisc = <&usbmisc 0>;
189
				fsl,usbphy = <&usbphy0>;
190 191 192
				status = "disabled";
			};

193
			usbh1: usb@53f80200 {
194 195 196
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80200 0x0200>;
				interrupts = <14>;
197
				clocks = <&clks 108>;
198
				fsl,usbmisc = <&usbmisc 1>;
199
				fsl,usbphy = <&usbphy1>;
200 201 202
				status = "disabled";
			};

203
			usbh2: usb@53f80400 {
204 205 206
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80400 0x0200>;
				interrupts = <16>;
207
				clocks = <&clks 108>;
208
				fsl,usbmisc = <&usbmisc 2>;
209 210 211
				status = "disabled";
			};

212
			usbh3: usb@53f80600 {
213 214 215
				compatible = "fsl,imx53-usb", "fsl,imx27-usb";
				reg = <0x53f80600 0x0200>;
				interrupts = <17>;
216
				clocks = <&clks 108>;
217
				fsl,usbmisc = <&usbmisc 3>;
218 219 220
				status = "disabled";
			};

221 222 223 224
			usbmisc: usbmisc@53f80800 {
				#index-cells = <1>;
				compatible = "fsl,imx53-usbmisc";
				reg = <0x53f80800 0x200>;
225
				clocks = <&clks 108>;
226 227
			};

228
			gpio1: gpio@53f84000 {
229
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
230 231 232 233 234
				reg = <0x53f84000 0x4000>;
				interrupts = <50 51>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
235
				#interrupt-cells = <2>;
236 237
			};

238
			gpio2: gpio@53f88000 {
239
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
240 241 242 243 244
				reg = <0x53f88000 0x4000>;
				interrupts = <52 53>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
245
				#interrupt-cells = <2>;
246 247
			};

248
			gpio3: gpio@53f8c000 {
249
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
250 251 252 253 254
				reg = <0x53f8c000 0x4000>;
				interrupts = <54 55>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
255
				#interrupt-cells = <2>;
256 257
			};

258
			gpio4: gpio@53f90000 {
259
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
260 261 262 263 264
				reg = <0x53f90000 0x4000>;
				interrupts = <56 57>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
265
				#interrupt-cells = <2>;
266 267
			};

268
			wdog1: wdog@53f98000 {
269 270 271
				compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
				reg = <0x53f98000 0x4000>;
				interrupts = <58>;
272
				clocks = <&clks 0>;
273 274
			};

275
			wdog2: wdog@53f9c000 {
276 277 278
				compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
				reg = <0x53f9c000 0x4000>;
				interrupts = <59>;
279
				clocks = <&clks 0>;
280 281 282
				status = "disabled";
			};

283 284 285 286 287 288 289 290
			gpt: timer@53fa0000 {
				compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
				reg = <0x53fa0000 0x4000>;
				interrupts = <39>;
				clocks = <&clks 36>, <&clks 41>;
				clock-names = "ipg", "per";
			};

291
			iomuxc: iomuxc@53fa8000 {
292 293 294 295 296 297
				compatible = "fsl,imx53-iomuxc";
				reg = <0x53fa8000 0x4000>;

				audmux {
					pinctrl_audmux_1: audmuxgrp-1 {
						fsl,pins = <
298 299 300 301
							MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC  0x80000000
							MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD  0x80000000
							MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
							MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD  0x80000000
302 303
						>;
					};
M
Marek Vasut 已提交
304 305 306 307 308 309 310 311 312

					pinctrl_audmux_2: audmuxgrp-2 {
						fsl,pins = <
							MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC	0x80000000
							MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD	0x80000000
							MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS	0x80000000
							MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD	0x80000000
						>;
					};
313 314 315 316 317
				};

				fec {
					pinctrl_fec_1: fecgrp-1 {
						fsl,pins = <
318 319 320 321 322 323 324 325 326 327
							MX53_PAD_FEC_MDC__FEC_MDC	 0x80000000
							MX53_PAD_FEC_MDIO__FEC_MDIO	 0x80000000
							MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
							MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000
							MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000
							MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000
							MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000
							MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000
							MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000
							MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000
328 329 330 331
						>;
					};
				};

332 333 334
				csi {
					pinctrl_csi_1: csigrp-1 {
						fsl,pins = <
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
							MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
							MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC     0x1d5
							MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC      0x1d5
							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
							MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19      0x1d5
							MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18      0x1d5
							MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17      0x1d5
							MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16      0x1d5
							MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15      0x1d5
							MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14      0x1d5
							MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13      0x1d5
							MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12      0x1d5
							MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11      0x1d5
							MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10      0x1d5
							MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9	0x1d5
							MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8	0x1d5
							MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7	0x1d5
							MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6	0x1d5
							MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5	0x1d5
							MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4	0x1d5
							MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
356 357 358 359 360 361 362
						>;
					};
				};

				cspi {
					pinctrl_cspi_1: cspigrp-1 {
						fsl,pins = <
363 364 365
							MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
							MX53_PAD_SD1_CMD__CSPI_MOSI   0x1d5
							MX53_PAD_SD1_CLK__CSPI_SCLK   0x1d5
366 367 368 369
						>;
					};
				};

370 371 372
				ecspi1 {
					pinctrl_ecspi1_1: ecspi1grp-1 {
						fsl,pins = <
373 374 375
							MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
							MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
							MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
376 377 378 379
						>;
					};
				};

380 381 382
				esdhc1 {
					pinctrl_esdhc1_1: esdhc1grp-1 {
						fsl,pins = <
383 384 385 386 387 388
							MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
							MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
							MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
							MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
							MX53_PAD_SD1_CMD__ESDHC1_CMD	0x1d5
							MX53_PAD_SD1_CLK__ESDHC1_CLK	0x1d5
389 390
						>;
					};
391 392 393

					pinctrl_esdhc1_2: esdhc1grp-2 {
						fsl,pins = <
394 395 396 397 398 399 400 401 402 403
							MX53_PAD_SD1_DATA0__ESDHC1_DAT0   0x1d5
							MX53_PAD_SD1_DATA1__ESDHC1_DAT1   0x1d5
							MX53_PAD_SD1_DATA2__ESDHC1_DAT2   0x1d5
							MX53_PAD_SD1_DATA3__ESDHC1_DAT3   0x1d5
							MX53_PAD_PATA_DATA8__ESDHC1_DAT4  0x1d5
							MX53_PAD_PATA_DATA9__ESDHC1_DAT5  0x1d5
							MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
							MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
							MX53_PAD_SD1_CMD__ESDHC1_CMD	  0x1d5
							MX53_PAD_SD1_CLK__ESDHC1_CLK	  0x1d5
404 405
						>;
					};
406 407
				};

408 409 410
				esdhc2 {
					pinctrl_esdhc2_1: esdhc2grp-1 {
						fsl,pins = <
411 412 413 414 415 416
							MX53_PAD_SD2_CMD__ESDHC2_CMD	0x1d5
							MX53_PAD_SD2_CLK__ESDHC2_CLK	0x1d5
							MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
							MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
							MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
							MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
417 418 419 420
						>;
					};
				};

421 422 423
				esdhc3 {
					pinctrl_esdhc3_1: esdhc3grp-1 {
						fsl,pins = <
424 425 426 427 428 429 430 431 432 433
							MX53_PAD_PATA_DATA8__ESDHC3_DAT0  0x1d5
							MX53_PAD_PATA_DATA9__ESDHC3_DAT1  0x1d5
							MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
							MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
							MX53_PAD_PATA_DATA0__ESDHC3_DAT4  0x1d5
							MX53_PAD_PATA_DATA1__ESDHC3_DAT5  0x1d5
							MX53_PAD_PATA_DATA2__ESDHC3_DAT6  0x1d5
							MX53_PAD_PATA_DATA3__ESDHC3_DAT7  0x1d5
							MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
							MX53_PAD_PATA_IORDY__ESDHC3_CLK   0x1d5
434 435 436 437
						>;
					};
				};

R
Roland Stigge 已提交
438 439 440
				can1 {
					pinctrl_can1_1: can1grp-1 {
						fsl,pins = <
441 442
							MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
							MX53_PAD_PATA_DIOR__CAN1_RXCAN  0x80000000
R
Roland Stigge 已提交
443 444
						>;
					};
445 446 447

					pinctrl_can1_2: can1grp-2 {
						fsl,pins = <
448 449
							MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
							MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
450 451
						>;
					};
M
Marek Vasut 已提交
452 453 454 455 456 457 458

					pinctrl_can1_3: can1grp-3 {
						fsl,pins = <
							MX53_PAD_GPIO_7__CAN1_TXCAN	0x80000000
							MX53_PAD_GPIO_8__CAN1_RXCAN	0x80000000
						>;
					};
R
Roland Stigge 已提交
459 460 461 462 463
				};

				can2 {
					pinctrl_can2_1: can2grp-1 {
						fsl,pins = <
464 465
							MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
							MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
R
Roland Stigge 已提交
466 467 468 469
						>;
					};
				};

470 471 472
				i2c1 {
					pinctrl_i2c1_1: i2c1grp-1 {
						fsl,pins = <
473 474
							MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
							MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
475 476
						>;
					};
M
Marek Vasut 已提交
477 478 479 480 481 482 483

					pinctrl_i2c1_2: i2c1grp-2 {
						fsl,pins = <
							MX53_PAD_EIM_D21__I2C1_SCL	0xc0000000
							MX53_PAD_EIM_D28__I2C1_SDA	0xc0000000
						>;
					};
484 485 486 487 488
				};

				i2c2 {
					pinctrl_i2c2_1: i2c2grp-1 {
						fsl,pins = <
489 490
							MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
							MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
491 492 493 494
						>;
					};
				};

R
Roland Stigge 已提交
495 496 497
				i2c3 {
					pinctrl_i2c3_1: i2c3grp-1 {
						fsl,pins = <
498 499
							MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
							MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
R
Roland Stigge 已提交
500 501 502 503
						>;
					};
				};

504 505 506
				owire {
					pinctrl_owire_1: owiregrp-1 {
						fsl,pins = <
507
							MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
508 509 510 511
						>;
					};
				};

512 513 514
				uart1 {
					pinctrl_uart1_1: uart1grp-1 {
						fsl,pins = <
515 516
							MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1c5
							MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1c5
517 518
						>;
					};
519 520 521

					pinctrl_uart1_2: uart1grp-2 {
						fsl,pins = <
522 523
							MX53_PAD_PATA_DIOW__UART1_TXD_MUX  0x1c5
							MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1c5
524 525
						>;
					};
526
				};
527 528 529 530

				uart2 {
					pinctrl_uart2_1: uart2grp-1 {
						fsl,pins = <
531 532
							MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
							MX53_PAD_PATA_DMARQ__UART2_TXD_MUX     0x1c5
533 534 535 536 537 538 539
						>;
					};
				};

				uart3 {
					pinctrl_uart3_1: uart3grp-1 {
						fsl,pins = <
540 541 542 543
							MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
							MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
							MX53_PAD_PATA_DA_1__UART3_CTS	  0x1c5
							MX53_PAD_PATA_DA_2__UART3_RTS	  0x1c5
544 545
						>;
					};
546 547 548

					pinctrl_uart3_2: uart3grp-2 {
						fsl,pins = <
549 550
							MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
							MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
551 552 553
						>;
					};

554
				};
R
Roland Stigge 已提交
555 556 557 558

				uart4 {
					pinctrl_uart4_1: uart4grp-1 {
						fsl,pins = <
559 560
							MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1c5
							MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1c5
R
Roland Stigge 已提交
561 562 563 564 565 566 567
						>;
					};
				};

				uart5 {
					pinctrl_uart5_1: uart5grp-1 {
						fsl,pins = <
568 569
							MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1c5
							MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1c5
R
Roland Stigge 已提交
570 571 572 573
						>;
					};
				};

574 575
			};

576 577 578 579 580
			gpr: iomuxc-gpr@53fa8000 {
				compatible = "fsl,imx53-iomuxc-gpr", "syscon";
				reg = <0x53fa8000 0xc>;
			};

581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
			ldb: ldb@53fa8008 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx53-ldb";
				reg = <0x53fa8008 0x4>;
				gpr = <&gpr>;
				clocks = <&clks 122>, <&clks 120>,
					 <&clks 115>, <&clks 116>,
					 <&clks 123>, <&clks 85>;
				clock-names = "di0_pll", "di1_pll",
					      "di0_sel", "di1_sel",
					      "di0", "di1";
				status = "disabled";

				lvds-channel@0 {
					reg = <0>;
					crtcs = <&ipu 0>;
					status = "disabled";
				};

				lvds-channel@1 {
					reg = <1>;
					crtcs = <&ipu 1>;
					status = "disabled";
				};
			};

S
Sascha Hauer 已提交
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
			pwm1: pwm@53fb4000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
				reg = <0x53fb4000 0x4000>;
				clocks = <&clks 37>, <&clks 38>;
				clock-names = "ipg", "per";
				interrupts = <61>;
			};

			pwm2: pwm@53fb8000 {
				#pwm-cells = <2>;
				compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
				reg = <0x53fb8000 0x4000>;
				clocks = <&clks 39>, <&clks 40>;
				clock-names = "ipg", "per";
				interrupts = <94>;
			};

626
			uart1: serial@53fbc000 {
627 628 629
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x53fbc000 0x4000>;
				interrupts = <31>;
630 631
				clocks = <&clks 28>, <&clks 29>;
				clock-names = "ipg", "per";
632 633 634
				status = "disabled";
			};

635
			uart2: serial@53fc0000 {
636 637 638
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x53fc0000 0x4000>;
				interrupts = <32>;
639 640
				clocks = <&clks 30>, <&clks 31>;
				clock-names = "ipg", "per";
641 642 643
				status = "disabled";
			};

644 645 646 647
			can1: can@53fc8000 {
				compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
				reg = <0x53fc8000 0x4000>;
				interrupts = <82>;
648 649
				clocks = <&clks 158>, <&clks 157>;
				clock-names = "ipg", "per";
650 651 652 653 654 655 656
				status = "disabled";
			};

			can2: can@53fcc000 {
				compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
				reg = <0x53fcc000 0x4000>;
				interrupts = <83>;
M
Marek Vasut 已提交
657
				clocks = <&clks 87>, <&clks 86>;
658
				clock-names = "ipg", "per";
659 660 661
				status = "disabled";
			};

662 663 664 665 666 667
			src: src@53fd0000 {
				compatible = "fsl,imx53-src", "fsl,imx51-src";
				reg = <0x53fd0000 0x4000>;
				#reset-cells = <1>;
			};

668 669 670 671 672 673 674
			clks: ccm@53fd4000{
				compatible = "fsl,imx53-ccm";
				reg = <0x53fd4000 0x4000>;
				interrupts = <0 71 0x04 0 72 0x04>;
				#clock-cells = <1>;
			};

675
			gpio5: gpio@53fdc000 {
676
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
677 678 679 680 681
				reg = <0x53fdc000 0x4000>;
				interrupts = <103 104>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
682
				#interrupt-cells = <2>;
683 684
			};

685
			gpio6: gpio@53fe0000 {
686
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
687 688 689 690 691
				reg = <0x53fe0000 0x4000>;
				interrupts = <105 106>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
692
				#interrupt-cells = <2>;
693 694
			};

695
			gpio7: gpio@53fe4000 {
696
				compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
697 698 699 700 701
				reg = <0x53fe4000 0x4000>;
				interrupts = <107 108>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
702
				#interrupt-cells = <2>;
703 704
			};

705
			i2c3: i2c@53fec000 {
706 707
				#address-cells = <1>;
				#size-cells = <0>;
708
				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
709 710
				reg = <0x53fec000 0x4000>;
				interrupts = <64>;
711
				clocks = <&clks 88>;
712 713 714
				status = "disabled";
			};

715
			uart4: serial@53ff0000 {
716 717 718
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x53ff0000 0x4000>;
				interrupts = <13>;
719 720
				clocks = <&clks 65>, <&clks 66>;
				clock-names = "ipg", "per";
721 722 723 724 725 726 727 728 729 730 731
				status = "disabled";
			};
		};

		aips@60000000 {	/* AIPS2 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x60000000 0x10000000>;
			ranges;

732
			uart5: serial@63f90000 {
733 734 735
				compatible = "fsl,imx53-uart", "fsl,imx21-uart";
				reg = <0x63f90000 0x4000>;
				interrupts = <86>;
736 737
				clocks = <&clks 67>, <&clks 68>;
				clock-names = "ipg", "per";
738 739 740
				status = "disabled";
			};

741 742 743 744 745 746 747
			owire: owire@63fa4000 {
				compatible = "fsl,imx53-owire", "fsl,imx21-owire";
				reg = <0x63fa4000 0x4000>;
				clocks = <&clks 159>;
				status = "disabled";
			};

748
			ecspi2: ecspi@63fac000 {
749 750 751 752 753
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
				reg = <0x63fac000 0x4000>;
				interrupts = <37>;
754 755
				clocks = <&clks 53>, <&clks 54>;
				clock-names = "ipg", "per";
756 757 758
				status = "disabled";
			};

759
			sdma: sdma@63fb0000 {
760 761 762
				compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
				reg = <0x63fb0000 0x4000>;
				interrupts = <6>;
763 764
				clocks = <&clks 56>, <&clks 56>;
				clock-names = "ipg", "ahb";
765
				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
766 767
			};

768
			cspi: cspi@63fc0000 {
769 770 771 772 773
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
				reg = <0x63fc0000 0x4000>;
				interrupts = <38>;
774
				clocks = <&clks 55>, <&clks 55>;
775
				clock-names = "ipg", "per";
776 777 778
				status = "disabled";
			};

779
			i2c2: i2c@63fc4000 {
780 781
				#address-cells = <1>;
				#size-cells = <0>;
782
				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
783 784
				reg = <0x63fc4000 0x4000>;
				interrupts = <63>;
785
				clocks = <&clks 35>;
786 787 788
				status = "disabled";
			};

789
			i2c1: i2c@63fc8000 {
790 791
				#address-cells = <1>;
				#size-cells = <0>;
792
				compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
793 794
				reg = <0x63fc8000 0x4000>;
				interrupts = <62>;
795
				clocks = <&clks 34>;
796 797 798
				status = "disabled";
			};

799 800 801 802
			ssi1: ssi@63fcc000 {
				compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
				reg = <0x63fcc000 0x4000>;
				interrupts = <29>;
803
				clocks = <&clks 48>;
804 805 806 807 808
				fsl,fifo-depth = <15>;
				fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
				status = "disabled";
			};

809
			audmux: audmux@63fd0000 {
810 811 812 813 814
				compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
				reg = <0x63fd0000 0x4000>;
				status = "disabled";
			};

815
			nfc: nand@63fdb000 {
816 817 818
				compatible = "fsl,imx53-nand";
				reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
				interrupts = <8>;
819
				clocks = <&clks 60>;
820 821 822
				status = "disabled";
			};

823 824 825 826
			ssi3: ssi@63fe8000 {
				compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
				reg = <0x63fe8000 0x4000>;
				interrupts = <96>;
827
				clocks = <&clks 50>;
828 829 830 831 832
				fsl,fifo-depth = <15>;
				fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
				status = "disabled";
			};

833
			fec: ethernet@63fec000 {
834 835 836
				compatible = "fsl,imx53-fec", "fsl,imx25-fec";
				reg = <0x63fec000 0x4000>;
				interrupts = <87>;
837 838
				clocks = <&clks 42>, <&clks 42>, <&clks 42>;
				clock-names = "ipg", "ahb", "ptp";
839 840 841 842 843
				status = "disabled";
			};
		};
	};
};