clock.h 6.8 KB
Newer Older
1
/*
2
 * OMAP clock: data structure definitions, function prototypes, shared macros
3
 *
4 5 6
 * Copyright (C) 2004-2005, 2008-2010 Nokia Corporation
 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
 * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
7 8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __ARCH_ARM_OMAP_CLOCK_H
#define __ARCH_ARM_OMAP_CLOCK_H

16 17
#include <linux/list.h>

18
struct module;
19
struct clk;
20
struct clockdomain;
21

22 23 24
struct clkops {
	int			(*enable)(struct clk *);
	void			(*disable)(struct clk *);
25 26 27 28
	void			(*find_idlest)(struct clk *, void __iomem **,
					       u8 *, u8 *);
	void			(*find_companion)(struct clk *, void __iomem **,
						  u8 *);
29 30
};

31
#ifdef CONFIG_ARCH_OMAP2PLUS
32 33 34

struct clksel_rate {
	u32			val;
35
	u8			div;
36 37 38 39 40 41 42 43
	u8			flags;
};

struct clksel {
	struct clk		 *parent;
	const struct clksel_rate *rates;
};

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/**
 * struct dpll_data - DPLL registers and integration data
 * @mult_div1_reg: register containing the DPLL M and N bitfields
 * @mult_mask: mask of the DPLL M bitfield in @mult_div1_reg
 * @div1_mask: mask of the DPLL N bitfield in @mult_div1_reg
 * @clk_bypass: struct clk pointer to the clock's bypass clock input
 * @clk_ref: struct clk pointer to the clock's reference clock input
 * @control_reg: register containing the DPLL mode bitfield
 * @enable_mask: mask of the DPLL mode bitfield in @control_reg
 * @rate_tolerance: maximum variance allowed from target rate (in Hz)
 * @last_rounded_rate: cache of the last rate result of omap2_dpll_round_rate()
 * @last_rounded_m: cache of the last M result of omap2_dpll_round_rate()
 * @max_multiplier: maximum valid non-bypass multiplier value (actual)
 * @last_rounded_n: cache of the last N result of omap2_dpll_round_rate()
 * @min_divider: minimum valid non-bypass divider value (actual)
 * @max_divider: maximum valid non-bypass divider value (actual)
 * @modes: possible values of @enable_mask
 * @autoidle_reg: register containing the DPLL autoidle mode bitfield
 * @idlest_reg: register containing the DPLL idle status bitfield
 * @autoidle_mask: mask of the DPLL autoidle mode bitfield in @autoidle_reg
 * @freqsel_mask: mask of the DPLL jitter correction bitfield in @control_reg
 * @idlest_mask: mask of the DPLL idle status bitfield in @idlest_reg
 * @auto_recal_bit: bitshift of the driftguard enable bit in @control_reg
 * @recal_en_bit: bitshift of the PRM_IRQENABLE_* bit for recalibration IRQs
 * @recal_st_bit: bitshift of the PRM_IRQSTATUS_* bit for recalibration IRQs
 * @flags: DPLL type/features (see below)
 *
 * Possible values for @flags:
 * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
 * NO_DCO_SEL: don't program DCO (only for some J-type DPLLs)

 * @freqsel_mask is only used on the OMAP34xx family and AM35xx.
 *
 * XXX Some DPLLs have multiple bypass inputs, so it's not technically
 * correct to only have one @clk_bypass pointer.
 *
 * XXX @rate_tolerance should probably be deprecated - currently there
 * don't seem to be any usecases for DPLL rounding that is not exact.
 *
 * XXX The runtime-variable fields (@last_rounded_rate, @last_rounded_m,
 * @last_rounded_n) should be separated from the runtime-fixed fields
 * and placed into a differenct structure, so that the runtime-fixed data
 * can be placed into read-only space.
87
 */
88 89 90 91
struct dpll_data {
	void __iomem		*mult_div1_reg;
	u32			mult_mask;
	u32			div1_mask;
92 93 94 95
	struct clk		*clk_bypass;
	struct clk		*clk_ref;
	void __iomem		*control_reg;
	u32			enable_mask;
96 97
	unsigned int		rate_tolerance;
	unsigned long		last_rounded_rate;
98
	u16			last_rounded_m;
99
	u16			max_multiplier;
100
	u8			last_rounded_n;
101
	u8			min_divider;
102
	u8			max_divider;
103
	u8			modes;
104
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
105 106 107
	void __iomem		*autoidle_reg;
	void __iomem		*idlest_reg;
	u32			autoidle_mask;
108
	u32			freqsel_mask;
109
	u32			idlest_mask;
P
Paul Walmsley 已提交
110 111 112
	u8			auto_recal_bit;
	u8			recal_en_bit;
	u8			recal_st_bit;
113
	u8			flags;
P
Paul Walmsley 已提交
114
#  endif
115 116 117
};

#endif
118 119 120

struct clk {
	struct list_head	node;
121
	const struct clkops	*ops;
122 123
	const char		*name;
	struct clk		*parent;
124 125
	struct list_head	children;
	struct list_head	sibling;	/* node for children */
126 127
	unsigned long		rate;
	void __iomem		*enable_reg;
128
	unsigned long		(*recalc)(struct clk *);
129 130 131
	int			(*set_rate)(struct clk *, unsigned long);
	long			(*round_rate)(struct clk *, unsigned long);
	void			(*init)(struct clk *);
132 133
	__u8			enable_bit;
	__s8			usecount;
134
	u8			fixed_div;
135
	u8			flags;
136
#ifdef CONFIG_ARCH_OMAP2PLUS
137 138 139
	void __iomem		*clksel_reg;
	u32			clksel_mask;
	const struct clksel	*clksel;
140
	struct dpll_data	*dpll_data;
141 142
	const char		*clkdm_name;
	struct clockdomain	*clkdm;
143 144 145 146
#else
	__u8			rate_offset;
	__u8			src_offset;
#endif
147 148 149
#if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
	struct dentry		*dent;	/* For visible tree hierarchy */
#endif
150 151
};

152 153
struct cpufreq_frequency_table;

154 155 156 157 158 159 160 161
struct clk_functions {
	int		(*clk_enable)(struct clk *clk);
	void		(*clk_disable)(struct clk *clk);
	long		(*clk_round_rate)(struct clk *clk, unsigned long rate);
	int		(*clk_set_rate)(struct clk *clk, unsigned long rate);
	int		(*clk_set_parent)(struct clk *clk, struct clk *parent);
	void		(*clk_allow_idle)(struct clk *clk);
	void		(*clk_deny_idle)(struct clk *clk);
162
	void		(*clk_disable_unused)(struct clk *clk);
163 164
#ifdef CONFIG_CPU_FREQ
	void		(*clk_init_cpufreq_table)(struct cpufreq_frequency_table **);
165
	void		(*clk_exit_cpufreq_table)(struct cpufreq_frequency_table **);
166
#endif
167 168
};

169
extern int mpurate;
170

171
extern int clk_init(struct clk_functions *custom_clocks);
172
extern void clk_preinit(struct clk *clk);
173
extern int clk_register(struct clk *clk);
174
extern void clk_reparent(struct clk *child, struct clk *parent);
175 176
extern void clk_unregister(struct clk *clk);
extern void propagate_rate(struct clk *clk);
177
extern void recalculate_root_clocks(void);
178
extern unsigned long followparent_recalc(struct clk *clk);
179
extern void clk_enable_init_clocks(void);
180
unsigned long omap_fixed_divisor_recalc(struct clk *clk);
181 182
#ifdef CONFIG_CPU_FREQ
extern void clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
183
extern void clk_exit_cpufreq_table(struct cpufreq_frequency_table **table);
184
#endif
185
extern struct clk *omap_clk_get_by_name(const char *name);
186

187 188
extern const struct clkops clkops_null;

189 190
extern struct clk dummy_ck;

191
/* Clock flags */
192 193 194 195 196
#define ENABLE_REG_32BIT	(1 << 0)	/* Use 32-bit access */
#define CLOCK_IDLE_CONTROL	(1 << 1)
#define CLOCK_NO_IDLE_PARENT	(1 << 2)
#define ENABLE_ON_INIT		(1 << 3)	/* Enable upon framework init */
#define INVERT_ENABLE		(1 << 4)	/* 0 enables, 1 disables */
197 198

/* Clksel_rate flags */
199 200 201 202 203 204
#define RATE_IN_242X		(1 << 0)
#define RATE_IN_243X		(1 << 1)
#define RATE_IN_343X		(1 << 2)	/* rates common to all 343X */
#define RATE_IN_3430ES2		(1 << 3)	/* 3430ES2 rates only */
#define RATE_IN_36XX		(1 << 4)
#define RATE_IN_4430		(1 << 5)
205 206 207

#define RATE_IN_24XX		(RATE_IN_242X | RATE_IN_243X)

208 209

#endif