omap_l3_noc.c 6.9 KB
Newer Older
1
/*
2
 * OMAP L3 Interconnect error handling driver
3
 *
4
 * Copyright (C) 2011-2014 Texas Instruments Incorporated - http://www.ti.com/
5 6 7 8
 *	Santosh Shilimkar <santosh.shilimkar@ti.com>
 *	Sricharan <r.sricharan@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
9 10
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
11
 *
12 13 14
 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
 * kind, whether express or implied; without even the implied warranty
 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15 16
 * GNU General Public License for more details.
 */
17 18
#include <linux/init.h>
#include <linux/interrupt.h>
19
#include <linux/io.h>
20
#include <linux/kernel.h>
21 22 23 24
#include <linux/module.h>
#include <linux/of_device.h>
#include <linux/of.h>
#include <linux/platform_device.h>
25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <linux/slab.h>

#include "omap_l3_noc.h"

/*
 * Interrupt Handler for L3 error detection.
 *	1) Identify the L3 clockdomain partition to which the error belongs to.
 *	2) Identify the slave where the error information is logged
 *	3) Print the logged information.
 *	4) Add dump stack to provide kernel trace.
 *
 * Two Types of errors :
 *	1) Custom errors in L3 :
 *		Target like DMM/FW/EMIF generates SRESP=ERR error
 *	2) Standard L3 error:
 *		- Unsupported CMD.
 *			L3 tries to access target while it is idle
 *		- OCP disconnect.
 *		- Address hole error:
 *			If DSS/ISS/FDIF/USBHOSTFS access a target where they
 *			do not have connectivity, the error is logged in
 *			their default target which is DMM2.
 *
 *	On High Secure devices, firewall errors are possible and those
 *	can be trapped as well. But the trapping is implemented as part
 *	secure software and hence need not be implemented here.
 */
static irqreturn_t l3_interrupt_handler(int irq, void *_l3)
{

55
	struct omap_l3 *l3 = _l3;
56
	int inttype, i, k;
57
	int err_src = 0;
58
	u32 std_err_main, err_reg, clear, masterid;
59
	void __iomem *base, *l3_targ_base;
60
	void __iomem *l3_targ_stderr, *l3_targ_slvofslsb, *l3_targ_mstaddr;
61
	char *target_name, *master_name = "UN IDENTIFIED";
62
	struct l3_target_data *l3_targ_inst;
63
	struct l3_flagmux_data *flag_mux;
64
	struct l3_masters_data *master;
65 66

	/* Get the Type of interrupt */
67
	inttype = irq == l3->app_irq ? L3_APPLICATION_ERROR : L3_DEBUG_ERROR;
68

69
	for (i = 0; i < l3->num_modules; i++) {
70 71 72 73
		/*
		 * Read the regerr register of the clock domain
		 * to determine the source
		 */
74
		base = l3->l3_base[i];
75 76
		flag_mux = l3->l3_flagmux[i];
		err_reg = readl_relaxed(base + flag_mux->offset +
77
					L3_FLAGMUX_REGERR0 + (inttype << 3));
78 79 80 81

		/* Get the corresponding error and analyse */
		if (err_reg) {
			/* Identify the source from control status register */
82
			err_src = __ffs(err_reg);
83 84 85 86

			/* We DONOT expect err_src to go out of bounds */
			BUG_ON(err_src > MAX_CLKDM_TARGETS);

87 88 89 90 91 92 93
			if (err_src < flag_mux->num_targ_data) {
				l3_targ_inst = &flag_mux->l3_targ[err_src];
				target_name = l3_targ_inst->name;
				l3_targ_base = base + l3_targ_inst->offset;
			} else {
				target_name = L3_TARGET_NOT_SUPPORTED;
			}
94

95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
			/*
			 * If we do not know of a register offset to decode
			 * and clear, then mask.
			 */
			if (target_name == L3_TARGET_NOT_SUPPORTED) {
				u32 mask_val;
				void __iomem *mask_reg;

				/*
				 * Certain plaforms may have "undocumented"
				 * status pending on boot.. So dont generate
				 * a severe warning here.
				 */
				dev_err(l3->dev,
					"L3 %s error: target %d mod:%d %s\n",
					inttype ? "debug" : "application",
					err_src, i, "(unclearable)");

113
				mask_reg = base + flag_mux->offset +
114 115 116 117 118 119 120 121
					   L3_FLAGMUX_MASK0 + (inttype << 3);
				mask_val = readl_relaxed(mask_reg);
				mask_val &= ~(1 << err_src);
				writel_relaxed(mask_val, mask_reg);

				break;
			}

122
			/* Read the stderrlog_main_source from clk domain */
123 124 125 126 127 128 129
			l3_targ_stderr = l3_targ_base + L3_TARG_STDERRLOG_MAIN;
			l3_targ_slvofslsb = l3_targ_base +
					    L3_TARG_STDERRLOG_SLVOFSLSB;
			l3_targ_mstaddr = l3_targ_base +
					  L3_TARG_STDERRLOG_MSTADDR;

			std_err_main = readl_relaxed(l3_targ_stderr);
130 131 132 133 134

			/* STDERRLOG_MSTADDR Stores the NTTP master address. */
			masterid = (readl_relaxed(l3_targ_mstaddr) &
				    l3->mst_addr_mask) >>
					__ffs(l3->mst_addr_mask);
135

136
			switch (std_err_main & CUSTOM_ERROR) {
137
			case STANDARD_ERROR:
138 139
				WARN(true, "L3 standard error: TARGET:%s at address 0x%x\n",
					target_name,
140
					readl_relaxed(l3_targ_slvofslsb));
141 142
				/* clear the std error log*/
				clear = std_err_main | CLEAR_STDERR_LOG;
143
				writel_relaxed(clear, l3_targ_stderr);
144 145 146
				break;

			case CUSTOM_ERROR:
147 148 149 150 151 152
				for (k = 0, master = l3->l3_masters;
				     k < l3->num_masters; k++, master++) {
					if (masterid == master->id) {
						master_name = master->name;
						break;
					}
153 154 155
				}
				WARN(true, "L3 custom error: MASTER:%s TARGET:%s\n",
					master_name, target_name);
156 157
				/* clear the std error log*/
				clear = std_err_main | CLEAR_STDERR_LOG;
158
				writel_relaxed(clear, l3_targ_stderr);
159 160 161 162 163 164 165 166 167 168 169 170 171
				break;

			default:
				/* Nothing to be handled here as of now */
				break;
			}
		/* Error found so break the for loop */
		break;
		}
	}
	return IRQ_HANDLED;
}

172 173 174 175 176 177
static const struct of_device_id l3_noc_match[] = {
	{.compatible = "ti,omap4-l3-noc", .data = &omap_l3_data},
	{},
};
MODULE_DEVICE_TABLE(of, l3_noc_match);

178
static int omap_l3_probe(struct platform_device *pdev)
179
{
180
	const struct of_device_id *of_id;
181
	static struct omap_l3 *l3;
182
	int ret, i;
183

184 185 186 187 188 189
	of_id = of_match_device(l3_noc_match, &pdev->dev);
	if (!of_id) {
		dev_err(&pdev->dev, "OF data missing\n");
		return -EINVAL;
	}

190
	l3 = devm_kzalloc(&pdev->dev, sizeof(*l3), GFP_KERNEL);
191
	if (!l3)
192
		return -ENOMEM;
193

194
	memcpy(l3, of_id->data, sizeof(*l3));
195
	l3->dev = &pdev->dev;
196 197
	platform_set_drvdata(pdev, l3);

198
	/* Get mem resources */
199
	for (i = 0; i < l3->num_modules; i++) {
200 201
		struct resource	*res = platform_get_resource(pdev,
							     IORESOURCE_MEM, i);
202

203 204
		l3->l3_base[i] = devm_ioremap_resource(&pdev->dev, res);
		if (IS_ERR(l3->l3_base[i])) {
205
			dev_err(l3->dev, "ioremap %d failed\n", i);
206 207
			return PTR_ERR(l3->l3_base[i]);
		}
208 209 210 211 212
	}

	/*
	 * Setup interrupt Handlers
	 */
213
	l3->debug_irq = platform_get_irq(pdev, 0);
214
	ret = devm_request_irq(l3->dev, l3->debug_irq, l3_interrupt_handler,
215
			       IRQF_DISABLED, "l3-dbg-irq", l3);
216
	if (ret) {
217
		dev_err(l3->dev, "request_irq failed for %d\n",
218
			l3->debug_irq);
219
		return ret;
220 221
	}

222
	l3->app_irq = platform_get_irq(pdev, 1);
223
	ret = devm_request_irq(l3->dev, l3->app_irq, l3_interrupt_handler,
224 225
			       IRQF_DISABLED, "l3-app-irq", l3);
	if (ret)
226
		dev_err(l3->dev, "request_irq failed for %d\n", l3->app_irq);
227

228 229 230
	return ret;
}

231 232
static struct platform_driver omap_l3_driver = {
	.probe		= omap_l3_probe,
233 234 235
	.driver		= {
		.name		= "omap_l3_noc",
		.owner		= THIS_MODULE,
236
		.of_match_table = of_match_ptr(l3_noc_match),
237 238 239
	},
};

240
static int __init omap_l3_init(void)
241
{
242
	return platform_driver_register(&omap_l3_driver);
243
}
244
postcore_initcall_sync(omap_l3_init);
245

246
static void __exit omap_l3_exit(void)
247
{
248
	platform_driver_unregister(&omap_l3_driver);
249
}
250
module_exit(omap_l3_exit);