iwl-trans-pcie.c 60.3 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
W
Wey-Yi Guy 已提交
8
 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
W
Wey-Yi Guy 已提交
33
 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63 64
#include <linux/pci.h>
#include <linux/pci-aspm.h>
65
#include <linux/interrupt.h>
66
#include <linux/debugfs.h>
67
#include <linux/sched.h>
68 69
#include <linux/bitops.h>
#include <linux/gfp.h>
70

71
#include "iwl-drv.h"
72
#include "iwl-trans.h"
73
#include "iwl-shared.h"
74
#include "iwl-trans-pcie-int.h"
75 76 77
#include "iwl-csr.h"
#include "iwl-prph.h"
#include "iwl-eeprom.h"
78
#include "iwl-agn-hw.h"
79 80
/* FIXME: need to abstract out TX command (once we know what it looks like) */
#include "iwl-commands.h"
81

82 83
#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))

84
#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie)	\
85
	(((1<<trans->cfg->base_params->num_of_queues) - 1) &\
86 87
	(~(1<<(trans_pcie)->cmd_queue)))

88
static int iwl_trans_rx_alloc(struct iwl_trans *trans)
89
{
90 91 92
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
93
	struct device *dev = trans->dev;
94

95
	memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
96 97 98 99 100 101 102

	spin_lock_init(&rxq->lock);

	if (WARN_ON(rxq->bd || rxq->rb_stts))
		return -EINVAL;

	/* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
103 104
	rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
				      &rxq->bd_dma, GFP_KERNEL);
105 106 107 108
	if (!rxq->bd)
		goto err_bd;

	/*Allocate the driver's pointer to receive buffer status */
109 110
	rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
					   &rxq->rb_stts_dma, GFP_KERNEL);
111 112 113 114 115 116
	if (!rxq->rb_stts)
		goto err_rb_stts;

	return 0;

err_rb_stts:
117 118
	dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
			rxq->bd, rxq->bd_dma);
119 120 121 122 123 124
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;
err_bd:
	return -ENOMEM;
}

125
static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
126
{
127 128 129
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
130
	int i;
131 132 133 134 135 136

	/* Fill the rx_used queue with _all_ of the Rx buffers */
	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
		/* In the reset function, these buffers may have been allocated
		 * to an SKB, so we need to unmap and free potential storage */
		if (rxq->pool[i].page != NULL) {
137
			dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
138
				PAGE_SIZE << trans_pcie->rx_page_order,
139
				DMA_FROM_DEVICE);
140
			__free_pages(rxq->pool[i].page,
141
				     trans_pcie->rx_page_order);
142 143 144 145
			rxq->pool[i].page = NULL;
		}
		list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
	}
146 147
}

148
static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
149 150
				 struct iwl_rx_queue *rxq)
{
151
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
152 153
	u32 rb_size;
	const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
154
	u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
155

156
	if (trans_pcie->rx_buf_size_8k)
157 158 159 160 161
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
	else
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;

	/* Stop Rx DMA */
162
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
163 164

	/* Reset driver's Rx queue write index */
165
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
166 167

	/* Tell device where to find RBD circular buffer in DRAM */
168
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
169 170 171
			   (u32)(rxq->bd_dma >> 8));

	/* Tell device where in DRAM to update its Rx status */
172
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
173 174 175 176 177 178 179 180 181 182
			   rxq->rb_stts_dma >> 4);

	/* Enable Rx DMA
	 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
	 *      the credit mechanism in 5000 HW RX FIFO
	 * Direct rx interrupts to hosts
	 * Rx buffer size 4 or 8k
	 * RB timeout 0x10
	 * 256 RBDs
	 */
183
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
184 185 186 187 188 189 190 191
			   FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
			   FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
			   FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
			   rb_size|
			   (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
			   (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));

	/* Set interrupt coalescing timer to default (2048 usecs) */
192
	iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
193 194
}

195
static int iwl_rx_init(struct iwl_trans *trans)
196
{
197 198 199 200
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

201 202 203 204
	int i, err;
	unsigned long flags;

	if (!rxq->bd) {
205
		err = iwl_trans_rx_alloc(trans);
206 207 208 209 210 211 212 213
		if (err)
			return err;
	}

	spin_lock_irqsave(&rxq->lock, flags);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

214
	iwl_trans_rxq_free_rx_bufs(trans);
215 216 217 218 219 220 221 222 223 224 225

	for (i = 0; i < RX_QUEUE_SIZE; i++)
		rxq->queue[i] = NULL;

	/* Set us so that we have processed and used all buffers, but have
	 * not restocked the Rx queue with fresh buffers */
	rxq->read = rxq->write = 0;
	rxq->write_actual = 0;
	rxq->free_count = 0;
	spin_unlock_irqrestore(&rxq->lock, flags);

226
	iwlagn_rx_replenish(trans);
227

228
	iwl_trans_rx_hw_init(trans, rxq);
229

J
Johannes Berg 已提交
230
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
231
	rxq->need_update = 1;
232
	iwl_rx_queue_update_write_ptr(trans, rxq);
J
Johannes Berg 已提交
233
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
234

235 236 237
	return 0;
}

238
static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
239
{
240 241 242 243
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

244 245 246 247 248
	unsigned long flags;

	/*if rxq->bd is NULL, it means that nothing has been allocated,
	 * exit now */
	if (!rxq->bd) {
249
		IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
250 251 252 253
		return;
	}

	spin_lock_irqsave(&rxq->lock, flags);
254
	iwl_trans_rxq_free_rx_bufs(trans);
255 256
	spin_unlock_irqrestore(&rxq->lock, flags);

257
	dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
258 259 260 261 262
			  rxq->bd, rxq->bd_dma);
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;

	if (rxq->rb_stts)
263
		dma_free_coherent(trans->dev,
264 265 266
				  sizeof(struct iwl_rb_status),
				  rxq->rb_stts, rxq->rb_stts_dma);
	else
267
		IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
268 269 270 271
	memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
	rxq->rb_stts = NULL;
}

272
static int iwl_trans_rx_stop(struct iwl_trans *trans)
273 274 275
{

	/* stop Rx DMA */
276 277
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
	return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
278 279 280
			    FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
}

281
static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
282 283 284 285 286
				    struct iwl_dma_ptr *ptr, size_t size)
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

287
	ptr->addr = dma_alloc_coherent(trans->dev, size,
288 289 290 291 292 293 294
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

295
static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
296 297 298 299 300
				    struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

301
	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
302 303 304
	memset(ptr, 0, sizeof(*ptr));
}

305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
{
	struct iwl_tx_queue *txq = (void *)data;
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
	if (txq->q.read_ptr == txq->q.write_ptr) {
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);


	IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
		jiffies_to_msecs(trans_pcie->wd_timeout));
	IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
		txq->q.read_ptr, txq->q.write_ptr);
	IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
		iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
					& (TFD_QUEUE_SIZE_MAX - 1),
		iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));

	iwl_op_mode_nic_error(trans->op_mode);
}

332 333 334
static int iwl_trans_txq_alloc(struct iwl_trans *trans,
				struct iwl_tx_queue *txq, int slots_num,
				u32 txq_id)
335
{
336
	size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
337
	int i;
338
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
339

340
	if (WARN_ON(txq->entries || txq->tfds))
341 342
		return -EINVAL;

343 344 345 346
	setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
		    (unsigned long)txq);
	txq->trans_pcie = trans_pcie;

347 348
	txq->q.n_window = slots_num;

349 350 351
	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_tx_queue_entry),
			       GFP_KERNEL);
352

353
	if (!txq->entries)
354 355
		goto error;

356
	if (txq_id == trans_pcie->cmd_queue)
357
		for (i = 0; i < slots_num; i++) {
358 359 360 361
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
362 363
				goto error;
		}
364 365 366

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
367
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
368
				       &txq->q.dma_addr, GFP_KERNEL);
369
	if (!txq->tfds) {
370
		IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
371 372 373 374 375 376
		goto error;
	}
	txq->q.id = txq_id;

	return 0;
error:
377
	if (txq->entries && txq_id == trans_pcie->cmd_queue)
378
		for (i = 0; i < slots_num; i++)
379 380 381
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;
382 383 384 385 386

	return -ENOMEM;

}

387
static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
388
			      int slots_num, u32 txq_id)
389 390 391 392 393 394 395 396 397 398
{
	int ret;

	txq->need_update = 0;

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
399
	ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
400 401 402 403
			txq_id);
	if (ret)
		return ret;

404 405
	spin_lock_init(&txq->lock);

406 407 408 409
	/*
	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
	 * given Tx queue, and enable the DMA channel used for that queue.
	 * Circular buffer (TFD queue in DRAM) physical base address */
410
	iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
411 412 413 414 415
			     txq->q.dma_addr >> 8);

	return 0;
}

416 417 418
/**
 * iwl_tx_queue_unmap -  Unmap any remaining DMA mappings and free skb's
 */
419
static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
420
{
421 422
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
423
	struct iwl_queue *q = &txq->q;
424
	enum dma_data_direction dma_dir;
425 426 427 428

	if (!q->n_bd)
		return;

429 430 431
	/* In the command queue, all the TBs are mapped as BIDI
	 * so unmap them as such.
	 */
432
	if (txq_id == trans_pcie->cmd_queue)
433
		dma_dir = DMA_BIDIRECTIONAL;
434
	else
435 436
		dma_dir = DMA_TO_DEVICE;

437
	spin_lock_bh(&txq->lock);
438 439
	while (q->write_ptr != q->read_ptr) {
		/* The read_ptr needs to bound by q->n_window */
440 441
		iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
				    dma_dir);
442 443
		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
	}
444
	spin_unlock_bh(&txq->lock);
445 446
}

447 448 449 450 451 452 453 454
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
455
static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
456
{
457 458
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
459
	struct device *dev = trans->dev;
460 461 462 463
	int i;
	if (WARN_ON(!txq))
		return;

464
	iwl_tx_queue_unmap(trans, txq_id);
465 466

	/* De-alloc array of command/tx buffers */
467

468
	if (txq_id == trans_pcie->cmd_queue)
469
		for (i = 0; i < txq->q.n_window; i++)
470
			kfree(txq->entries[i].cmd);
471 472 473

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd) {
474
		dma_free_coherent(dev, sizeof(struct iwl_tfd) *
475 476 477 478
				  txq->q.n_bd, txq->tfds, txq->q.dma_addr);
		memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
	}

479 480
	kfree(txq->entries);
	txq->entries = NULL;
481

482 483
	del_timer_sync(&txq->stuck_timer);

484 485 486 487 488 489 490 491 492
	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

/**
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
493
static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
494 495
{
	int txq_id;
496
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
497 498

	/* Tx queues */
499
	if (trans_pcie->txq) {
500
		for (txq_id = 0;
501
		     txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
502
			iwl_tx_queue_free(trans, txq_id);
503 504
	}

505 506
	kfree(trans_pcie->txq);
	trans_pcie->txq = NULL;
507

508
	iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
509

510
	iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
511 512
}

513 514 515 516 517 518 519
/**
 * iwl_trans_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 *
 * @param priv
 * @return error code
 */
520
static int iwl_trans_tx_alloc(struct iwl_trans *trans)
521 522 523
{
	int ret;
	int txq_id, slots_num;
524
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
525

526
	u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
527 528
			sizeof(struct iwlagn_scd_bc_tbl);

529 530
	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
531
	if (WARN_ON(trans_pcie->txq)) {
532 533 534 535
		ret = -EINVAL;
		goto error;
	}

536
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
537
				   scd_bc_tbls_size);
538
	if (ret) {
539
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
540 541 542 543
		goto error;
	}

	/* Alloc keep-warm buffer */
544
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
545
	if (ret) {
546
		IWL_ERR(trans, "Keep Warm allocation failed\n");
547 548 549
		goto error;
	}

550
	trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
551
				  sizeof(struct iwl_tx_queue), GFP_KERNEL);
552
	if (!trans_pcie->txq) {
553
		IWL_ERR(trans, "Not enough memory for txq\n");
554 555 556 557 558
		ret = ENOMEM;
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
559
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
560
	     txq_id++) {
W
Wey-Yi Guy 已提交
561
		slots_num = (txq_id == trans_pcie->cmd_queue) ?
562
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
563 564
		ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
					  slots_num, txq_id);
565
		if (ret) {
566
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
567 568 569 570 571 572 573
			goto error;
		}
	}

	return 0;

error:
574
	iwl_trans_pcie_tx_free(trans);
575 576 577

	return ret;
}
578
static int iwl_tx_init(struct iwl_trans *trans)
579 580 581 582 583
{
	int ret;
	int txq_id, slots_num;
	unsigned long flags;
	bool alloc = false;
584
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
585

586
	if (!trans_pcie->txq) {
587
		ret = iwl_trans_tx_alloc(trans);
588 589 590 591 592
		if (ret)
			goto error;
		alloc = true;
	}

J
Johannes Berg 已提交
593
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
594 595

	/* Turn off all Tx DMA fifos */
596
	iwl_write_prph(trans, SCD_TXFACT, 0);
597 598

	/* Tell NIC where to find the "keep warm" buffer */
599
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
600
			   trans_pcie->kw.dma >> 4);
601

J
Johannes Berg 已提交
602
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
603 604

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
605
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
606
	     txq_id++) {
W
Wey-Yi Guy 已提交
607
		slots_num = (txq_id == trans_pcie->cmd_queue) ?
608
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
609 610
		ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
					 slots_num, txq_id);
611
		if (ret) {
612
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
613 614 615 616 617 618 619 620
			goto error;
		}
	}

	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
621
		iwl_trans_pcie_tx_free(trans);
622 623 624
	return ret;
}

625
static void iwl_set_pwr_vmain(struct iwl_trans *trans)
626 627 628 629 630 631
{
/*
 * (for documentation purposes)
 * to set power to V_AUX, do:

		if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
632
			iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
633 634 635 636
					       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
					       ~APMG_PS_CTRL_MSK_PWR_SRC);
 */

637
	iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
638 639 640 641
			       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
			       ~APMG_PS_CTRL_MSK_PWR_SRC);
}

E
Emmanuel Grumbach 已提交
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041
#define PCI_CFG_LINK_CTRL_VAL_L0S_EN	0x01
#define PCI_CFG_LINK_CTRL_VAL_L1_EN	0x02

static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
{
	int pos;
	u16 pci_lnk_ctl;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	struct pci_dev *pci_dev = trans_pcie->pci_dev;

	pos = pci_pcie_cap(pci_dev);
	pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
	return pci_lnk_ctl;
}

static void iwl_apm_config(struct iwl_trans *trans)
{
	/*
	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
	 * If so (likely), disable L0S, so device moves directly L0->L1;
	 *    costs negligible amount of power savings.
	 * If not (unlikely), enable L0S, so there is at least some
	 *    power savings, even without L1.
	 */
	u16 lctl = iwl_pciexp_link_ctrl(trans);

	if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
				PCI_CFG_LINK_CTRL_VAL_L1_EN) {
		/* L1-ASPM enabled; disable(!) L0S */
		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Enabled; Disabling L0S\n");
	} else {
		/* L1-ASPM disabled; enable(!) L0S */
		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Disabled; Enabling L0S\n");
	}
685
	trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
E
Emmanuel Grumbach 已提交
686 687
}

688 689 690 691 692 693 694
/*
 * Start up NIC's basic functionality after it has been reset
 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
 * NOTE:  This does not load uCode nor start the embedded processor
 */
static int iwl_apm_init(struct iwl_trans *trans)
{
D
Don Fry 已提交
695
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
	int ret = 0;
	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");

	/*
	 * Use "set_bit" below rather than "write", to preserve any hardware
	 * bits already set by default after reset.
	 */

	/* Disable L0S exit timer (platform NMI Work/Around) */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
			  CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);

	/*
	 * Disable L0s without affecting L1;
	 *  don't wait for ICH L0s (ICH bug W/A)
	 */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
			  CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);

	/* Set FH wait threshold to maximum (HW error during stress W/A) */
	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/*
	 * Enable HAP INTA (interrupt from management bus) to
	 * wake device's PCI Express link L1a -> L0s
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
				    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);

E
Emmanuel Grumbach 已提交
725
	iwl_apm_config(trans);
726 727

	/* Configure analog phase-lock-loop before activating to D0A */
728
	if (trans->cfg->base_params->pll_cfg_val)
729
		iwl_set_bit(trans, CSR_ANA_PLL_CFG,
730
			    trans->cfg->base_params->pll_cfg_val);
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

	/*
	 * Set "initialization complete" bit to move adapter from
	 * D0U* --> D0A* (powered-up active) state.
	 */
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * Wait for clock stabilization; once stabilized, access to
	 * device-internal resources is supported, e.g. iwl_write_prph()
	 * and accesses to uCode SRAM.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
	if (ret < 0) {
		IWL_DEBUG_INFO(trans, "Failed to init the card\n");
		goto out;
	}

	/*
	 * Enable DMA clock and wait for it to stabilize.
	 *
	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
	 * do not disable clocks.  This preserves any hardware bits already
	 * set by default in "CLK_CTRL_REG" after reset.
	 */
	iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
	udelay(20);

	/* Disable L1-Active */
	iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);

D
Don Fry 已提交
765
	set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
766 767 768 769 770

out:
	return ret;
}

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
static int iwl_apm_stop_master(struct iwl_trans *trans)
{
	int ret = 0;

	/* stop device's busmaster DMA activity */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);

	ret = iwl_poll_bit(trans, CSR_RESET,
			CSR_RESET_REG_FLAG_MASTER_DISABLED,
			CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
	if (ret)
		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");

	IWL_DEBUG_INFO(trans, "stop master\n");

	return ret;
}

static void iwl_apm_stop(struct iwl_trans *trans)
{
D
Don Fry 已提交
791
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
792 793
	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");

D
Don Fry 已提交
794
	clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811

	/* Stop device's DMA activity */
	iwl_apm_stop_master(trans);

	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
}

812
static int iwl_nic_init(struct iwl_trans *trans)
813
{
J
Johannes Berg 已提交
814
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
815 816 817
	unsigned long flags;

	/* nic_init */
J
Johannes Berg 已提交
818
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
819
	iwl_apm_init(trans);
820 821

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
822
	iwl_write8(trans, CSR_INT_COALESCING,
823
		IWL_HOST_INT_CALIB_TIMEOUT_DEF);
824

J
Johannes Berg 已提交
825
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
826

827
	iwl_set_pwr_vmain(trans);
828

J
Johannes Berg 已提交
829
	iwl_op_mode_nic_config(trans->op_mode);
830

831
#ifndef CONFIG_IWLWIFI_IDI
832
	/* Allocate the RX queue, or reset if it is already allocated */
833
	iwl_rx_init(trans);
834
#endif
835 836

	/* Allocate or reset and init all Tx and Command queues */
837
	if (iwl_tx_init(trans))
838 839
		return -ENOMEM;

840
	if (trans->cfg->base_params->shadow_reg_enable) {
841
		/* enable shadow regs in HW */
842
		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
843 844 845 846 847 848 849 850 851
			0x800FFFFF);
	}

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
852
static int iwl_set_hw_ready(struct iwl_trans *trans)
853 854 855
{
	int ret;

856
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
857 858 859
		CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);

	/* See if we got it */
860
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
861 862 863 864
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				HW_READY_TIMEOUT);

865
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
866 867 868 869
	return ret;
}

/* Note: returns standard 0/-ERROR code */
870
static int iwl_prepare_card_hw(struct iwl_trans *trans)
871 872 873
{
	int ret;

874
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
875

876
	ret = iwl_set_hw_ready(trans);
877
	/* If the card is ready, exit 0 */
878 879 880 881
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
882
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
883 884
			CSR_HW_IF_CONFIG_REG_PREPARE);

885
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
886 887 888 889 890 891 892
			~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
			CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);

	if (ret < 0)
		return ret;

	/* HW should be ready by now, check again. */
893
	ret = iwl_set_hw_ready(trans);
894 895 896 897 898
	if (ret >= 0)
		return 0;
	return ret;
}

899 900 901
/*
 * ucode
 */
D
David Spinadel 已提交
902 903
static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
			    const struct fw_desc *section)
904
{
905
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
D
David Spinadel 已提交
906 907 908
	dma_addr_t phy_addr = section->p_addr;
	u32 byte_cnt = section->len;
	u32 dst_addr = section->offset;
909 910
	int ret;

911
	trans_pcie->ucode_write_complete = false;
912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940

	iwl_write_direct32(trans,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);

	iwl_write_direct32(trans,
		FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);

	iwl_write_direct32(trans,
		FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
		phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);

	iwl_write_direct32(trans,
		FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
		(iwl_get_dma_hi_addr(phy_addr)
			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);

	iwl_write_direct32(trans,
		FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
		FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);

	iwl_write_direct32(trans,
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
		FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);

D
David Spinadel 已提交
941 942
	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
		     section_num);
943 944
	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
				 trans_pcie->ucode_write_complete, 5 * HZ);
945
	if (!ret) {
D
David Spinadel 已提交
946 947
		IWL_ERR(trans, "Could not load the [%d] uCode section\n",
			section_num);
948 949 950 951 952 953
		return -ETIMEDOUT;
	}

	return 0;
}

954 955
static int iwl_load_given_ucode(struct iwl_trans *trans,
				const struct fw_img *image)
956 957
{
	int ret = 0;
D
David Spinadel 已提交
958
		int i;
959

D
David Spinadel 已提交
960 961 962
		for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
			if (!image->sec[i].p_addr)
				break;
963

D
David Spinadel 已提交
964 965 966 967
			ret = iwl_load_section(trans, i, &image->sec[i]);
			if (ret)
				return ret;
		}
968 969 970 971 972 973 974

	/* Remove all resets to allow NIC to operate */
	iwl_write32(trans, CSR_RESET, 0);

	return 0;
}

975 976
static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
				   const struct fw_img *fw)
977 978
{
	int ret;
979
	bool hw_rfkill;
980

981 982
	/* This may fail if AMT took ownership of the device */
	if (iwl_prepare_card_hw(trans)) {
983
		IWL_WARN(trans, "Exit HW not ready\n");
984 985 986
		return -EIO;
	}

987 988
	iwl_enable_rfkill_int(trans);

989
	/* If platform's RF_KILL switch is NOT set to KILL */
990
	hw_rfkill = iwl_is_rfkill_set(trans);
991
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
992
	if (hw_rfkill)
993 994
		return -ERFKILL;

995
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
996

997
	ret = iwl_nic_init(trans);
998
	if (ret) {
999
		IWL_ERR(trans, "Unable to init nic\n");
1000 1001 1002 1003
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
1004 1005
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1006 1007 1008
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
1009
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1010
	iwl_enable_interrupts(trans);
1011 1012

	/* really make sure rfkill handshake bits are cleared */
1013 1014
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1015

1016
	/* Load the given image to the HW */
1017
	return iwl_load_given_ucode(trans, fw);
1018 1019
}

1020 1021
/*
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
J
Johannes Berg 已提交
1022
 * must be called under the irq lock and with MAC access
1023
 */
1024
static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
1025
{
J
Johannes Berg 已提交
1026 1027 1028 1029 1030
	struct iwl_trans_pcie __maybe_unused *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->irq_lock);

1031
	iwl_write_prph(trans, SCD_TXFACT, mask);
1032 1033
}

1034
static void iwl_tx_start(struct iwl_trans *trans)
1035
{
1036
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1037 1038 1039 1040 1041
	u32 a;
	unsigned long flags;
	int i, chan;
	u32 reg_val;

J
Johannes Berg 已提交
1042
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1043

1044
	trans_pcie->scd_base_addr =
1045
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
1046
	a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
1047
	/* reset conext data memory */
1048
	for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
1049
		a += 4)
1050
		iwl_write_targ_mem(trans, a, 0);
1051
	/* reset tx status memory */
1052
	for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
1053
		a += 4)
1054
		iwl_write_targ_mem(trans, a, 0);
1055
	for (; a < trans_pcie->scd_base_addr +
1056
	       SCD_TRANS_TBL_OFFSET_QUEUE(
1057
				trans->cfg->base_params->num_of_queues);
1058
	       a += 4)
1059
		iwl_write_targ_mem(trans, a, 0);
1060

1061
	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
1062
		       trans_pcie->scd_bc_tbls.dma >> 10);
1063 1064 1065

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1066
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
1067 1068 1069 1070
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
1071 1072
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
1073 1074
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

1075
	iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
1076
		SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
1077
	iwl_write_prph(trans, SCD_AGGR_SEL, 0);
1078 1079

	/* initiate the queues */
1080
	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1081 1082 1083
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
1084
				SCD_CONTEXT_QUEUE_OFFSET(i), 0);
1085
		iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
				SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

1096
	iwl_write_prph(trans, SCD_INTERRUPT_MASK,
1097
			IWL_MASK(0, trans->cfg->base_params->num_of_queues));
1098 1099

	/* Activate all Tx DMA/FIFO channels */
1100
	iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1101

1102
	iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
1103

1104 1105 1106
	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1107

1108 1109
	for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
		int fifo = trans_pcie->setup_q_to_fifo[i];
1110

1111
		set_bit(i, trans_pcie->queue_used);
1112

1113
		iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
1114
					      fifo, true);
1115 1116
	}

J
Johannes Berg 已提交
1117
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1118 1119

	/* Enable L1-Active */
1120
	iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
1121 1122 1123
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
}

1124 1125 1126 1127 1128 1129
static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
{
	iwl_reset_ict(trans);
	iwl_tx_start(trans);
}

1130 1131 1132
/**
 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
 */
1133
static int iwl_trans_tx_stop(struct iwl_trans *trans)
1134
{
1135
	int ch, txq_id, ret;
1136
	unsigned long flags;
1137
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1138 1139

	/* Turn off all Tx DMA fifos */
J
Johannes Berg 已提交
1140
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1141

1142
	iwl_trans_txq_set_sched(trans, 0);
1143 1144

	/* Stop each Tx DMA channel, and wait for it to be idle */
1145
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1146
		iwl_write_direct32(trans,
1147
				   FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
1148
		ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
1149
				    FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
1150 1151
				    1000);
		if (ret < 0)
1152
			IWL_ERR(trans, "Failing on timeout while stopping"
1153
			    " DMA channel %d [0x%08x]", ch,
1154
			    iwl_read_direct32(trans,
1155
					      FH_TSSR_TX_STATUS_REG));
1156
	}
J
Johannes Berg 已提交
1157
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1158

1159
	if (!trans_pcie->txq) {
1160
		IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
1161 1162 1163 1164
		return 0;
	}

	/* Unmap DMA from host system and free skb's */
1165
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1166
	     txq_id++)
1167
		iwl_tx_queue_unmap(trans, txq_id);
1168 1169 1170 1171

	return 0;
}

1172
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1173 1174
{
	unsigned long flags;
1175
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1176

1177
	/* tell the device to stop sending interrupts */
J
Johannes Berg 已提交
1178
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1179
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
1180
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1181

1182
	/* device going down, Stop using ICT table */
1183
	iwl_disable_ict(trans);
1184 1185 1186 1187 1188 1189 1190 1191

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
D
Don Fry 已提交
1192
	if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
1193
		iwl_trans_tx_stop(trans);
1194
#ifndef CONFIG_IWLWIFI_IDI
1195
		iwl_trans_rx_stop(trans);
1196
#endif
1197
		/* Power-down device's busmaster DMA clocks */
1198
		iwl_write_prph(trans, APMG_CLK_DIS_REG,
1199 1200 1201 1202 1203
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
1204
	iwl_clear_bit(trans, CSR_GP_CNTRL,
1205
			CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1206 1207

	/* Stop the device, and put it in low power state */
1208
	iwl_apm_stop(trans);
1209 1210 1211 1212

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
J
Johannes Berg 已提交
1213
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1214
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
1215
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1216

1217 1218
	iwl_enable_rfkill_int(trans);

1219
	/* wait to make sure we flush pending tasklet*/
J
Johannes Berg 已提交
1220
	synchronize_irq(trans_pcie->irq);
1221 1222
	tasklet_kill(&trans_pcie->irq_tasklet);

J
Johannes Berg 已提交
1223 1224
	cancel_work_sync(&trans_pcie->rx_replenish);

1225
	/* stop and reset the on-board processor */
1226
	iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
D
Don Fry 已提交
1227 1228 1229 1230 1231

	/* clear all status bits */
	clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
	clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
	clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
1232
	clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
1233 1234
}

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
{
	/* let the ucode operate on its own */
	iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
		    CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);

	iwl_disable_interrupts(trans);
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

1246
static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1247
			     struct iwl_device_cmd *dev_cmd, int txq_id)
1248
{
1249 1250
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1251
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
1252
	struct iwl_cmd_meta *out_meta;
1253 1254
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
1255 1256 1257 1258 1259
	dma_addr_t phys_addr = 0;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
	u16 len, firstlen, secondlen;
	u8 wait_write_ptr = 0;
1260
	__le16 fc = hdr->frame_control;
1261
	u8 hdr_len = ieee80211_hdrlen(fc);
1262
	u16 __maybe_unused wifi_seq;
1263

1264
	txq = &trans_pcie->txq[txq_id];
1265 1266
	q = &txq->q;

1267 1268 1269 1270
	if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
		WARN_ON_ONCE(1);
		return -EINVAL;
	}
1271

1272
	spin_lock(&txq->lock);
1273

1274
	/* Set up driver data for this TFD */
1275 1276
	txq->entries[q->write_ptr].skb = skb;
	txq->entries[q->write_ptr].cmd = dev_cmd;
1277 1278 1279 1280

	dev_cmd->hdr.cmd = REPLY_TX;
	dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
				INDEX_TO_SEQ(q->write_ptr)));
1281 1282

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
1283
	out_meta = &txq->entries[q->write_ptr].meta;
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303

	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	firstlen = (len + 3) & ~3;

	/* Tell NIC about any 2-byte padding after MAC header */
	if (firstlen != len)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
1304
	txcmd_phys = dma_map_single(trans->dev,
1305 1306
				    &dev_cmd->hdr, firstlen,
				    DMA_BIDIRECTIONAL);
1307
	if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
1308
		goto out_err;
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
	dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
	dma_unmap_len_set(out_meta, len, firstlen);

	if (!ieee80211_has_morefrags(fc)) {
		txq->need_update = 1;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
	secondlen = skb->len - hdr_len;
	if (secondlen > 0) {
1323
		phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
1324
					   secondlen, DMA_TO_DEVICE);
1325 1326
		if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
			dma_unmap_single(trans->dev,
1327 1328 1329
					 dma_unmap_addr(out_meta, mapping),
					 dma_unmap_len(out_meta, len),
					 DMA_BIDIRECTIONAL);
1330
			goto out_err;
1331 1332 1333 1334
		}
	}

	/* Attach buffers to TFD */
1335
	iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
1336
	if (secondlen > 0)
1337
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
1338 1339 1340 1341 1342 1343
					     secondlen, 0);

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
				offsetof(struct iwl_tx_cmd, scratch);

	/* take back ownership of DMA buffer to enable update */
1344
	dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
1345 1346 1347 1348
			DMA_BIDIRECTIONAL);
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

1349
	IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
1350
		     le16_to_cpu(dev_cmd->hdr.sequence));
1351
	IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1352 1353

	/* Set up entry for this TFD in Tx byte-count array */
1354
	iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
1355

1356
	dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
1357 1358
			DMA_BIDIRECTIONAL);

1359
	trace_iwlwifi_dev_tx(trans->dev,
1360 1361 1362 1363 1364
			     &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
			     sizeof(struct iwl_tfd),
			     &dev_cmd->hdr, firstlen,
			     skb->data + hdr_len, secondlen);

1365 1366 1367 1368
	/* start timer if queue currently empty */
	if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
		mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);

1369 1370
	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1371 1372
	iwl_txq_update_write_ptr(trans, txq);

1373 1374 1375 1376 1377 1378
	/*
	 * At this point the frame is "transmitted" successfully
	 * and we will get a TX status notification eventually,
	 * regardless of the value of ret. "ret" only indicates
	 * whether or not we should update the write pointer.
	 */
1379
	if (iwl_queue_space(q) < q->high_mark) {
1380 1381
		if (wait_write_ptr) {
			txq->need_update = 1;
1382
			iwl_txq_update_write_ptr(trans, txq);
1383
		} else {
1384
			iwl_stop_queue(trans, txq);
1385 1386
		}
	}
1387
	spin_unlock(&txq->lock);
1388
	return 0;
1389 1390 1391
 out_err:
	spin_unlock(&txq->lock);
	return -1;
1392 1393
}

1394
static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1395
{
1396 1397
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1398
	int err;
1399
	bool hw_rfkill;
1400

1401 1402
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

1403 1404 1405
	if (!trans_pcie->irq_requested) {
		tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
			iwl_irq_tasklet, (unsigned long)trans);
1406

1407
		iwl_alloc_isr_ict(trans);
1408

J
Johannes Berg 已提交
1409
		err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
1410 1411 1412
			DRV_NAME, trans);
		if (err) {
			IWL_ERR(trans, "Error allocating IRQ %d\n",
J
Johannes Berg 已提交
1413
				trans_pcie->irq);
1414
			goto error;
1415 1416 1417 1418
		}

		INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
		trans_pcie->irq_requested = true;
1419 1420
	}

1421 1422 1423
	err = iwl_prepare_card_hw(trans);
	if (err) {
		IWL_ERR(trans, "Error while preparing HW: %d", err);
1424
		goto err_free_irq;
1425
	}
1426 1427 1428

	iwl_apm_init(trans);

1429 1430 1431
	/* From now on, the op_mode will be kept updated about RF kill state */
	iwl_enable_rfkill_int(trans);

1432
	hw_rfkill = iwl_is_rfkill_set(trans);
1433
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1434

1435 1436
	return err;

1437
err_free_irq:
J
Johannes Berg 已提交
1438
	free_irq(trans_pcie->irq, trans);
1439 1440 1441 1442
error:
	iwl_free_isr_ict(trans);
	tasklet_kill(&trans_pcie->irq_tasklet);
	return err;
1443 1444
}

1445 1446
static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
				   bool op_mode_leaving)
1447
{
1448
	bool hw_rfkill;
1449 1450
	unsigned long flags;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1451

1452 1453
	iwl_apm_stop(trans);

1454 1455 1456
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1457

1458
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1459

1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
	if (!op_mode_leaving) {
		/*
		 * Even if we stop the HW, we still want the RF kill
		 * interrupt
		 */
		iwl_enable_rfkill_int(trans);

		/*
		 * Check again since the RF kill state may have changed while
		 * all the interrupts were disabled, in this case we couldn't
		 * receive the RF kill interrupt and update the state in the
		 * op_mode.
		 */
		hw_rfkill = iwl_is_rfkill_set(trans);
		iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
	}
1476 1477
}

1478 1479
static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
				   struct sk_buff_head *skbs)
1480
{
1481 1482
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1483 1484
	/* n_bd is usually 256 => n_bd - 1 = 0xff */
	int tfd_num = ssn & (txq->q.n_bd - 1);
1485
	int freed = 0;
1486

1487 1488
	spin_lock(&txq->lock);

1489
	if (txq->q.read_ptr != tfd_num) {
1490 1491
		IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
				   txq_id, txq->q.read_ptr, tfd_num, ssn);
1492
		freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1493
		if (iwl_queue_space(&txq->q) > txq->q.low_mark)
1494
			iwl_wake_queue(trans, txq);
1495
	}
1496 1497

	spin_unlock(&txq->lock);
1498 1499
}

1500 1501
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
1502
	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1503 1504 1505 1506
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
1507
	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1508 1509 1510 1511
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
1512
	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1513 1514
}

1515
static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1516
				     const struct iwl_trans_config *trans_cfg)
1517 1518 1519 1520
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans_pcie->cmd_queue = trans_cfg->cmd_queue;
1521 1522 1523 1524 1525 1526 1527
	if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
		trans_pcie->n_no_reclaim_cmds = 0;
	else
		trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
	if (trans_pcie->n_no_reclaim_cmds)
		memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
		       trans_pcie->n_no_reclaim_cmds * sizeof(u8));
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538

	trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;

	if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
		trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;

	/* at least the command queue must be mapped */
	WARN_ON(!trans_pcie->n_q_to_fifo);

	memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
	       trans_pcie->n_q_to_fifo * sizeof(u8));
1539 1540 1541 1542 1543 1544

	trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
	if (trans_pcie->rx_buf_size_8k)
		trans_pcie->rx_page_order = get_order(8 * 1024);
	else
		trans_pcie->rx_page_order = get_order(4 * 1024);
1545 1546 1547

	trans_pcie->wd_timeout =
		msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
J
Johannes Berg 已提交
1548 1549

	trans_pcie->command_names = trans_cfg->command_names;
1550 1551
}

1552
void iwl_trans_pcie_free(struct iwl_trans *trans)
1553
{
1554 1555 1556
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

1557
	iwl_trans_pcie_tx_free(trans);
1558
#ifndef CONFIG_IWLWIFI_IDI
1559
	iwl_trans_pcie_rx_free(trans);
1560
#endif
1561
	if (trans_pcie->irq_requested == true) {
J
Johannes Berg 已提交
1562
		free_irq(trans_pcie->irq, trans);
1563 1564
		iwl_free_isr_ict(trans);
	}
1565 1566

	pci_disable_msi(trans_pcie->pci_dev);
1567
	iounmap(trans_pcie->hw_base);
1568 1569 1570
	pci_release_regions(trans_pcie->pci_dev);
	pci_disable_device(trans_pcie->pci_dev);

1571
	kfree(trans);
1572 1573
}

D
Don Fry 已提交
1574 1575 1576 1577 1578
static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (state)
1579
		set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
D
Don Fry 已提交
1580
	else
1581
		clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
D
Don Fry 已提交
1582 1583
}

J
Johannes Berg 已提交
1584
#ifdef CONFIG_PM_SLEEP
1585 1586 1587 1588 1589 1590 1591
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
	return 0;
}

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{
1592
	bool hw_rfkill;
1593

1594 1595
	iwl_enable_rfkill_int(trans);

1596
	hw_rfkill = iwl_is_rfkill_set(trans);
1597
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1598

1599
	if (!hw_rfkill)
1600 1601
		iwl_enable_interrupts(trans);

1602 1603
	return 0;
}
J
Johannes Berg 已提交
1604
#endif /* CONFIG_PM_SLEEP */
1605

1606 1607 1608 1609
#define IWL_FLUSH_WAIT_MS	2000

static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
{
1610
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1611 1612 1613 1614 1615 1616 1617
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
1618
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
W
Wey-Yi Guy 已提交
1619
		if (cnt == trans_pcie->cmd_queue)
1620
			continue;
1621
		txq = &trans_pcie->txq[cnt];
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
			IWL_ERR(trans, "fail to flush all tx fifo queues\n");
			ret = -ETIMEDOUT;
			break;
		}
	}
	return ret;
}

1636 1637
static const char *get_fh_string(int cmd)
{
J
Johannes Berg 已提交
1638
#define IWL_CMD(x) case x: return #x
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
	switch (cmd) {
	IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
	IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
	IWL_CMD(FH_RSCSR_CHNL0_WPTR);
	IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
	IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
	IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
	IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
	IWL_CMD(FH_TSSR_TX_STATUS_REG);
	IWL_CMD(FH_TSSR_TX_ERROR_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
1652
#undef IWL_CMD
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
}

int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
{
	int i;
#ifdef CONFIG_IWLWIFI_DEBUG
	int pos = 0;
	size_t bufsz = 0;
#endif
	static const u32 fh_tbl[] = {
		FH_RSCSR_CHNL0_STTS_WPTR_REG,
		FH_RSCSR_CHNL0_RBDCB_BASE_REG,
		FH_RSCSR_CHNL0_WPTR,
		FH_MEM_RCSR_CHNL0_CONFIG_REG,
		FH_MEM_RSSR_SHARED_CTRL_REG,
		FH_MEM_RSSR_RX_STATUS_REG,
		FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
		FH_TSSR_TX_STATUS_REG,
		FH_TSSR_TX_ERROR_REG
	};
#ifdef CONFIG_IWLWIFI_DEBUG
	if (display) {
		bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
		*buf = kmalloc(bufsz, GFP_KERNEL);
		if (!*buf)
			return -ENOMEM;
		pos += scnprintf(*buf + pos, bufsz - pos,
				"FH register values:\n");
		for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
			pos += scnprintf(*buf + pos, bufsz - pos,
				"  %34s: 0X%08x\n",
				get_fh_string(fh_tbl[i]),
1685
				iwl_read_direct32(trans, fh_tbl[i]));
1686 1687 1688 1689 1690 1691 1692 1693
		}
		return pos;
	}
#endif
	IWL_ERR(trans, "FH register values:\n");
	for (i = 0; i <  ARRAY_SIZE(fh_tbl); i++) {
		IWL_ERR(trans, "  %34s: 0X%08x\n",
			get_fh_string(fh_tbl[i]),
1694
			iwl_read_direct32(trans, fh_tbl[i]));
1695 1696 1697 1698 1699 1700
	}
	return 0;
}

static const char *get_csr_string(int cmd)
{
J
Johannes Berg 已提交
1701
#define IWL_CMD(x) case x: return #x
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
1729
#undef IWL_CMD
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
}

void iwl_dump_csr(struct iwl_trans *trans)
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
1766
			iwl_read32(trans, csr_tbl[i]));
1767 1768 1769
	}
}

1770 1771 1772
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1773
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
				 &iwl_dbgfs_##name##_ops))		\
		return -ENOMEM;						\
} while (0)

/* file operation */
#define DEBUGFS_READ_FUNC(name)                                         \
static ssize_t iwl_dbgfs_##name##_read(struct file *file,               \
					char __user *user_buf,          \
					size_t count, loff_t *ppos);

#define DEBUGFS_WRITE_FUNC(name)                                        \
static ssize_t iwl_dbgfs_##name##_write(struct file *file,              \
					const char __user *user_buf,    \
					size_t count, loff_t *ppos);


#define DEBUGFS_READ_FILE_OPS(name)					\
	DEBUGFS_READ_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
1794
	.open = simple_open,						\
1795 1796 1797
	.llseek = generic_file_llseek,					\
};

1798 1799 1800 1801
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
	DEBUGFS_WRITE_FUNC(name);                                       \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
1802
	.open = simple_open,						\
1803 1804 1805
	.llseek = generic_file_llseek,					\
};

1806 1807 1808 1809 1810 1811
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
	DEBUGFS_READ_FUNC(name);					\
	DEBUGFS_WRITE_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
1812
	.open = simple_open,						\
1813 1814 1815 1816 1817
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
						char __user *user_buf,
1818 1819
						size_t count, loff_t *ppos)
{
1820
	struct iwl_trans *trans = file->private_data;
1821
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1822 1823 1824 1825 1826 1827
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1828 1829
	size_t bufsz;

1830
	bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
1831

J
Johannes Berg 已提交
1832
	if (!trans_pcie->txq)
1833
		return -EAGAIN;
J
Johannes Berg 已提交
1834

1835 1836 1837 1838
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1839
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1840
		txq = &trans_pcie->txq[cnt];
1841 1842
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
1843
				"hwq %.2d: read=%u write=%u use=%d stop=%d\n",
1844
				cnt, q->read_ptr, q->write_ptr,
1845 1846
				!!test_bit(cnt, trans_pcie->queue_used),
				!!test_bit(cnt, trans_pcie->queue_stopped));
1847 1848 1849 1850 1851 1852 1853 1854 1855
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
						char __user *user_buf,
						size_t count, loff_t *ppos) {
1856 1857 1858 1859
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
					size_t count, loff_t *ppos) {

	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
J
Johannes Berg 已提交
1895
	if (!buf)
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
		return -ENOMEM;

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
static ssize_t iwl_dbgfs_csr_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

	iwl_dump_csr(trans);

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -EFAULT;

	ret = pos = iwl_dump_fh(trans, &buf, true);
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
					  const char __user *user_buf,
					  size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;

	if (!trans->op_mode)
		return -EAGAIN;

	iwl_op_mode_nic_error(trans->op_mode);

	return count;
}

2018
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2019
DEBUGFS_READ_FILE_OPS(fh_reg);
2020 2021
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
2022
DEBUGFS_WRITE_FILE_OPS(csr);
2023
DEBUGFS_WRITE_FILE_OPS(fw_restart);
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
2034
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
2035 2036
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
2037
	DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
2038 2039 2040 2041 2042 2043 2044 2045 2046
	return 0;
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{ return 0; }

#endif /*CONFIG_IWLWIFI_DEBUGFS */

2047
static const struct iwl_trans_ops trans_ops_pcie = {
2048
	.start_hw = iwl_trans_pcie_start_hw,
2049
	.stop_hw = iwl_trans_pcie_stop_hw,
2050
	.fw_alive = iwl_trans_pcie_fw_alive,
2051
	.start_fw = iwl_trans_pcie_start_fw,
2052
	.stop_device = iwl_trans_pcie_stop_device,
2053

2054 2055
	.wowlan_suspend = iwl_trans_pcie_wowlan_suspend,

2056
	.send_cmd = iwl_trans_pcie_send_cmd,
2057

2058
	.tx = iwl_trans_pcie_tx,
2059
	.reclaim = iwl_trans_pcie_reclaim,
2060

2061
	.tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
2062
	.tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
2063

2064
	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
2065 2066 2067

	.wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,

J
Johannes Berg 已提交
2068
#ifdef CONFIG_PM_SLEEP
2069 2070
	.suspend = iwl_trans_pcie_suspend,
	.resume = iwl_trans_pcie_resume,
J
Johannes Berg 已提交
2071
#endif
2072 2073 2074
	.write8 = iwl_trans_pcie_write8,
	.write32 = iwl_trans_pcie_write32,
	.read32 = iwl_trans_pcie_read32,
2075
	.configure = iwl_trans_pcie_configure,
D
Don Fry 已提交
2076
	.set_pmi = iwl_trans_pcie_set_pmi,
2077
};
2078

2079
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
2080 2081
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg)
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
	u16 pci_cmd;
	int err;

	trans = kzalloc(sizeof(struct iwl_trans) +
			     sizeof(struct iwl_trans_pcie), GFP_KERNEL);

	if (WARN_ON(!trans))
		return NULL;

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans->ops = &trans_ops_pcie;
2097
	trans->cfg = cfg;
2098
	trans_pcie->trans = trans;
J
Johannes Berg 已提交
2099
	spin_lock_init(&trans_pcie->irq_lock);
2100
	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135

	/* W/A - seems to solve weird behavior. We need to remove this if we
	 * don't want to stay in L1 all the time. This wastes a lot of power */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
				PCIE_LINK_STATE_CLKPM);

	if (pci_enable_device(pdev)) {
		err = -ENODEV;
		goto out_no_pci;
	}

	pci_set_master(pdev);

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
	if (err) {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!err)
			err = pci_set_consistent_dma_mask(pdev,
							DMA_BIT_MASK(32));
		/* both attempts failed: */
		if (err) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "No suitable DMA available.\n");
			goto out_pci_disable_device;
		}
	}

	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
		dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
		goto out_pci_disable_device;
	}

2136
	trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
2137
	if (!trans_pcie->hw_base) {
2138
		dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
		err = -ENODEV;
		goto out_pci_release_regions;
	}

	dev_printk(KERN_INFO, &pdev->dev,
		"pci_resource_len = 0x%08llx\n",
		(unsigned long long) pci_resource_len(pdev, 0));
	dev_printk(KERN_INFO, &pdev->dev,
		"pci_resource_base = %p\n", trans_pcie->hw_base);

	dev_printk(KERN_INFO, &pdev->dev,
		"HW Revision ID = 0x%X\n", pdev->revision);

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

	err = pci_enable_msi(pdev);
	if (err)
		dev_printk(KERN_ERR, &pdev->dev,
			"pci_enable_msi failed(0X%x)", err);

	trans->dev = &pdev->dev;
J
Johannes Berg 已提交
2162
	trans_pcie->irq = pdev->irq;
2163
	trans_pcie->pci_dev = pdev;
2164
	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
E
Emmanuel Grumbach 已提交
2165
	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
2166 2167
	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
2168 2169 2170 2171 2172 2173 2174 2175 2176

	/* TODO: Move this away, not needed if not MSI */
	/* enable rfkill interrupt: hw bug w/a */
	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
		pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
		pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
	}

2177 2178 2179
	/* Initialize the wait queue for commands */
	init_waitqueue_head(&trans->wait_command_queue);

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
	return trans;

out_pci_release_regions:
	pci_release_regions(pdev);
out_pci_disable_device:
	pci_disable_device(pdev);
out_no_pci:
	kfree(trans);
	return NULL;
}