amd.c 24.1 KB
Newer Older
1
#include <linux/export.h>
L
Linus Torvalds 已提交
2
#include <linux/bitops.h>
3
#include <linux/elf.h>
L
Linus Torvalds 已提交
4
#include <linux/mm.h>
Y
Yinghai Lu 已提交
5

A
Alan Cox 已提交
6
#include <linux/io.h>
7
#include <linux/sched.h>
8
#include <linux/sched/clock.h>
9
#include <linux/random.h>
L
Linus Torvalds 已提交
10
#include <asm/processor.h>
11
#include <asm/apic.h>
12
#include <asm/cpu.h>
B
Borislav Petkov 已提交
13
#include <asm/smp.h>
14
#include <asm/pci-direct.h>
15
#include <asm/delay.h>
L
Linus Torvalds 已提交
16

Y
Yinghai Lu 已提交
17 18
#ifdef CONFIG_X86_64
# include <asm/mmconfig.h>
L
Laura Abbott 已提交
19
# include <asm/set_memory.h>
Y
Yinghai Lu 已提交
20 21
#endif

L
Linus Torvalds 已提交
22 23
#include "cpu.h"

24 25 26 27
static const int amd_erratum_383[];
static const int amd_erratum_400[];
static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);

28 29 30 31 32 33 34
/*
 * nodes_per_socket: Stores the number of nodes per socket.
 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
 * Node Identifiers[10:8]
 */
static u32 nodes_per_socket = 1;

35 36 37 38 39
static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
{
	u32 gprs[8] = { 0 };
	int err;

40 41
	WARN_ONCE((boot_cpu_data.x86 != 0xf),
		  "%s should only be used on K8!\n", __func__);
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56

	gprs[1] = msr;
	gprs[7] = 0x9c5a203a;

	err = rdmsr_safe_regs(gprs);

	*p = gprs[0] | ((u64)gprs[2] << 32);

	return err;
}

static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
{
	u32 gprs[8] = { 0 };

57 58
	WARN_ONCE((boot_cpu_data.x86 != 0xf),
		  "%s should only be used on K8!\n", __func__);
59 60 61 62 63 64 65 66 67

	gprs[0] = (u32)val;
	gprs[1] = msr;
	gprs[2] = val >> 32;
	gprs[7] = 0x9c5a203a;

	return wrmsr_safe_regs(gprs);
}

L
Linus Torvalds 已提交
68 69 70 71 72 73
/*
 *	B step AMD K6 before B 9730xxxx have hardware bugs that can cause
 *	misexecution of code under Linux. Owners of such processors should
 *	contact AMD for precise details and a CPU swap.
 *
 *	See	http://www.multimania.com/poulot/k6bug.html
74 75
 *	and	section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
 *		(Publication # 21266  Issue Date: August 1998)
L
Linus Torvalds 已提交
76 77 78 79 80
 *
 *	The following test is erm.. interesting. AMD neglected to up
 *	the chip setting when fixing the bug but they also tweaked some
 *	performance at the same time..
 */
81

82
extern __visible void vide(void);
83 84 85 86
__asm__(".globl vide\n"
	".type vide, @function\n"
	".align 4\n"
	"vide: ret\n");
L
Linus Torvalds 已提交
87

88
static void init_amd_k5(struct cpuinfo_x86 *c)
89
{
B
Borislav Petkov 已提交
90
#ifdef CONFIG_X86_32
91 92
/*
 * General Systems BIOSen alias the cpu frequency registers
93
 * of the Elan at 0x000df000. Unfortunately, one of the Linux
94 95 96 97 98 99 100
 * drivers subsequently pokes it, and changes the CPU speed.
 * Workaround : Remove the unneeded alias.
 */
#define CBAR		(0xfffc) /* Configuration Base Address  (32-bit) */
#define CBAR_ENB	(0x80000000)
#define CBAR_KEY	(0X000000CB)
	if (c->x86_model == 9 || c->x86_model == 10) {
A
Alan Cox 已提交
101 102
		if (inl(CBAR) & CBAR_ENB)
			outl(0 | CBAR_KEY, CBAR);
103
	}
B
Borislav Petkov 已提交
104
#endif
105 106
}

107
static void init_amd_k6(struct cpuinfo_x86 *c)
108
{
B
Borislav Petkov 已提交
109
#ifdef CONFIG_X86_32
110
	u32 l, h;
111
	int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
112 113 114 115 116 117 118 119 120 121 122 123 124 125

	if (c->x86_model < 6) {
		/* Based on AMD doc 20734R - June 2000 */
		if (c->x86_model == 0) {
			clear_cpu_cap(c, X86_FEATURE_APIC);
			set_cpu_cap(c, X86_FEATURE_PGE);
		}
		return;
	}

	if (c->x86_model == 6 && c->x86_mask == 1) {
		const int K6_BUG_LOOP = 1000000;
		int n;
		void (*f_vide)(void);
126
		u64 d, d2;
127

128
		pr_info("AMD K6 stepping B detected - ");
129 130 131 132 133 134 135 136

		/*
		 * It looks like AMD fixed the 2.6.2 bug and improved indirect
		 * calls at the same time.
		 */

		n = K6_BUG_LOOP;
		f_vide = vide;
137
		d = rdtsc();
138 139
		while (n--)
			f_vide();
140
		d2 = rdtsc();
141 142 143
		d = d2-d;

		if (d > 20*K6_BUG_LOOP)
144
			pr_cont("system stability may be impaired when more than 32 MB are used.\n");
145
		else
146
			pr_cont("probably OK (after B9730xxxx).\n");
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
	}

	/* K6 with old style WHCR */
	if (c->x86_model < 8 ||
	   (c->x86_model == 8 && c->x86_mask < 8)) {
		/* We can only write allocate on the low 508Mb */
		if (mbytes > 508)
			mbytes = 508;

		rdmsr(MSR_K6_WHCR, l, h);
		if ((l&0x0000FFFF) == 0) {
			unsigned long flags;
			l = (1<<0)|((mbytes/4)<<1);
			local_irq_save(flags);
			wbinvd();
			wrmsr(MSR_K6_WHCR, l, h);
			local_irq_restore(flags);
164
			pr_info("Enabling old style K6 write allocation for %d Mb\n",
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
				mbytes);
		}
		return;
	}

	if ((c->x86_model == 8 && c->x86_mask > 7) ||
	     c->x86_model == 9 || c->x86_model == 13) {
		/* The more serious chips .. */

		if (mbytes > 4092)
			mbytes = 4092;

		rdmsr(MSR_K6_WHCR, l, h);
		if ((l&0xFFFF0000) == 0) {
			unsigned long flags;
			l = ((mbytes>>2)<<22)|(1<<16);
			local_irq_save(flags);
			wbinvd();
			wrmsr(MSR_K6_WHCR, l, h);
			local_irq_restore(flags);
185
			pr_info("Enabling new style K6 write allocation for %d Mb\n",
186 187 188 189 190 191 192 193 194 195 196
				mbytes);
		}

		return;
	}

	if (c->x86_model == 10) {
		/* AMD Geode LX is model 10 */
		/* placeholder for any needed mods */
		return;
	}
B
Borislav Petkov 已提交
197
#endif
198 199
}

B
Borislav Petkov 已提交
200
static void init_amd_k7(struct cpuinfo_x86 *c)
201
{
B
Borislav Petkov 已提交
202 203 204 205 206 207 208 209 210 211
#ifdef CONFIG_X86_32
	u32 l, h;

	/*
	 * Bit 15 of Athlon specific MSR 15, needs to be 0
	 * to enable SSE on Palomino/Morgan/Barton CPU's.
	 * If the BIOS didn't enable it already, enable it here.
	 */
	if (c->x86_model >= 6 && c->x86_model <= 10) {
		if (!cpu_has(c, X86_FEATURE_XMM)) {
212
			pr_info("Enabling disabled K7/SSE Support.\n");
B
Borislav Petkov 已提交
213 214 215 216 217 218 219 220 221 222 223 224 225
			msr_clear_bit(MSR_K7_HWCR, 15);
			set_cpu_cap(c, X86_FEATURE_XMM);
		}
	}

	/*
	 * It's been determined by AMD that Athlons since model 8 stepping 1
	 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
	 * As per AMD technical note 27212 0.2
	 */
	if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
		rdmsr(MSR_K7_CLK_CTL, l, h);
		if ((l & 0xfff00000) != 0x20000000) {
226 227
			pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
				l, ((l & 0x000fffff)|0x20000000));
B
Borislav Petkov 已提交
228 229 230 231 232 233
			wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
		}
	}

	set_cpu_cap(c, X86_FEATURE_K7);

234
	/* calling is from identify_secondary_cpu() ? */
235
	if (!c->cpu_index)
236 237 238 239 240 241 242 243 244
		return;

	/*
	 * Certain Athlons might work (for various values of 'work') in SMP
	 * but they are not certified as MP capable.
	 */
	/* Athlon 660/661 is valid. */
	if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
	    (c->x86_mask == 1)))
245
		return;
246 247 248

	/* Duron 670 is valid */
	if ((c->x86_model == 7) && (c->x86_mask == 0))
249
		return;
250 251 252 253 254 255 256 257 258 259 260

	/*
	 * Athlon 662, Duron 671, and Athlon >model 7 have capability
	 * bit. It's worth noting that the A5 stepping (662) of some
	 * Athlon XP's have the MP bit set.
	 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
	 * more.
	 */
	if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
	    ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
	     (c->x86_model > 7))
B
Borislav Petkov 已提交
261
		if (cpu_has(c, X86_FEATURE_MP))
262
			return;
263 264 265 266 267 268 269 270

	/* If we get here, not a certified SMP capable AMD system. */

	/*
	 * Don't taint if we are running SMP kernel on a single non-MP
	 * approved Athlon
	 */
	WARN_ONCE(1, "WARNING: This combination of AMD"
271
		" processors is not suitable for SMP.\n");
272
	add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
273
#endif
B
Borislav Petkov 已提交
274
}
275

276
#ifdef CONFIG_NUMA
277 278 279 280
/*
 * To workaround broken NUMA config.  Read the comment in
 * srat_detect_node().
 */
281
static int nearby_node(int apicid)
282 283 284 285
{
	int i, node;

	for (i = apicid - 1; i >= 0; i--) {
286
		node = __apicid_to_node[i];
287 288 289 290
		if (node != NUMA_NO_NODE && node_online(node))
			return node;
	}
	for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
291
		node = __apicid_to_node[i];
292 293 294 295 296 297
		if (node != NUMA_NO_NODE && node_online(node))
			return node;
	}
	return first_node(node_online_map); /* Shouldn't happen */
}
#endif
298

299
/*
300 301 302
 * Fixup core topology information for
 * (1) AMD multi-node processors
 *     Assumption: Number of cores in each internal node is the same.
303
 * (2) AMD processors supporting compute units
304
 */
B
Borislav Petkov 已提交
305
#ifdef CONFIG_SMP
306
static void amd_get_topology(struct cpuinfo_x86 *c)
307
{
308
	u8 node_id;
309 310
	int cpu = smp_processor_id();

311
	/* get information required for multi-node processors */
312
	if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
313
		u32 eax, ebx, ecx, edx;
314

315 316 317 318 319 320 321
		cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);

		node_id  = ecx & 0xff;
		smp_num_siblings = ((ebx >> 8) & 0xff) + 1;

		if (c->x86 == 0x15)
			c->cu_id = ebx & 0xff;
322

323 324 325 326 327 328 329
		if (c->x86 >= 0x17) {
			c->cpu_core_id = ebx & 0xff;

			if (smp_num_siblings > 1)
				c->x86_max_cores /= smp_num_siblings;
		}

330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
		/*
		 * We may have multiple LLCs if L3 caches exist, so check if we
		 * have an L3 cache by looking at the L3 cache CPUID leaf.
		 */
		if (cpuid_edx(0x80000006)) {
			if (c->x86 == 0x17) {
				/*
				 * LLC is at the core complex level.
				 * Core complex id is ApicId[3].
				 */
				per_cpu(cpu_llc_id, cpu) = c->apicid >> 3;
			} else {
				/* LLC is at the node level. */
				per_cpu(cpu_llc_id, cpu) = node_id;
			}
		}
346
	} else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
347 348
		u64 value;

349 350
		rdmsrl(MSR_FAM10H_NODE_ID, value);
		node_id = value & 7;
351 352

		per_cpu(cpu_llc_id, cpu) = node_id;
353
	} else
354 355
		return;

356
	/* fixup multi-node processor information */
357
	if (nodes_per_socket > 1) {
358
		u32 cus_per_node;
359

360
		set_cpu_cap(c, X86_FEATURE_AMD_DCM);
361
		cus_per_node = c->x86_max_cores / nodes_per_socket;
362

363
		/* core id has to be in the [0 .. cores_per_node - 1] range */
364
		c->cpu_core_id %= cus_per_node;
365
	}
366 367 368
}
#endif

369
/*
370
 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
371 372
 * Assumes number of cores is a power of two.
 */
373
static void amd_detect_cmp(struct cpuinfo_x86 *c)
374
{
B
Borislav Petkov 已提交
375
#ifdef CONFIG_SMP
376
	unsigned bits;
377
	int cpu = smp_processor_id();
378 379 380 381 382 383

	bits = c->x86_coreid_bits;
	/* Low order bits define the core id (index of core in socket) */
	c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
	/* Convert the initial APIC ID into the socket ID */
	c->phys_proc_id = c->initial_apicid >> bits;
384 385
	/* use socket ID also for last level cache */
	per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
386
	amd_get_topology(c);
387 388 389
#endif
}

390
u16 amd_get_nb_id(int cpu)
391
{
392
	u16 id = 0;
393 394 395 396 397 398 399
#ifdef CONFIG_SMP
	id = per_cpu(cpu_llc_id, cpu);
#endif
	return id;
}
EXPORT_SYMBOL_GPL(amd_get_nb_id);

400 401 402 403 404 405
u32 amd_get_nodes_per_socket(void)
{
	return nodes_per_socket;
}
EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);

406
static void srat_detect_node(struct cpuinfo_x86 *c)
407
{
408
#ifdef CONFIG_NUMA
409 410
	int cpu = smp_processor_id();
	int node;
411
	unsigned apicid = c->apicid;
412

413 414 415
	node = numa_cpu_node(cpu);
	if (node == NUMA_NO_NODE)
		node = per_cpu(cpu_llc_id, cpu);
416

417
	/*
418 419 420
	 * On multi-fabric platform (e.g. Numascale NumaChip) a
	 * platform-specific handler needs to be called to fixup some
	 * IDs of the CPU.
421
	 */
422
	if (x86_cpuinit.fixup_cpu_id)
423 424
		x86_cpuinit.fixup_cpu_id(c, node);

425
	if (!node_online(node)) {
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
		/*
		 * Two possibilities here:
		 *
		 * - The CPU is missing memory and no node was created.  In
		 *   that case try picking one from a nearby CPU.
		 *
		 * - The APIC IDs differ from the HyperTransport node IDs
		 *   which the K8 northbridge parsing fills in.  Assume
		 *   they are all increased by a constant offset, but in
		 *   the same order as the HT nodeids.  If that doesn't
		 *   result in a usable node fall back to the path for the
		 *   previous case.
		 *
		 * This workaround operates directly on the mapping between
		 * APIC ID and NUMA node, assuming certain relationship
		 * between APIC ID, HT node ID and NUMA topology.  As going
		 * through CPU mapping may alter the outcome, directly
		 * access __apicid_to_node[].
		 */
445 446
		int ht_nodeid = c->initial_apicid;

447
		if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
448
			node = __apicid_to_node[ht_nodeid];
449 450 451 452 453 454 455 456
		/* Pick a nearby node */
		if (!node_online(node))
			node = nearby_node(apicid);
	}
	numa_set_node(cpu, node);
#endif
}

457
static void early_init_amd_mc(struct cpuinfo_x86 *c)
458
{
B
Borislav Petkov 已提交
459
#ifdef CONFIG_SMP
460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
	unsigned bits, ecx;

	/* Multi core CPU? */
	if (c->extended_cpuid_level < 0x80000008)
		return;

	ecx = cpuid_ecx(0x80000008);

	c->x86_max_cores = (ecx & 0xff) + 1;

	/* CPU telling us the core id bits shift? */
	bits = (ecx >> 12) & 0xF;

	/* Otherwise recompute */
	if (bits == 0) {
		while ((1 << bits) < c->x86_max_cores)
			bits++;
	}

	c->x86_coreid_bits = bits;
#endif
}

483
static void bsp_init_amd(struct cpuinfo_x86 *c)
484
{
B
Borislav Petkov 已提交
485 486 487 488 489 490 491 492 493 494 495 496 497

#ifdef CONFIG_X86_64
	if (c->x86 >= 0xf) {
		unsigned long long tseg;

		/*
		 * Split up direct mapping around the TSEG SMM area.
		 * Don't do it for gbpages because there seems very little
		 * benefit in doing so.
		 */
		if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
			unsigned long pfn = tseg >> PAGE_SHIFT;

498
			pr_debug("tseg: %010llx\n", tseg);
B
Borislav Petkov 已提交
499 500 501 502 503 504
			if (pfn_range_is_mapped(pfn, pfn + 1))
				set_memory_4k((unsigned long)__va(tseg), 1);
		}
	}
#endif

505 506 507 508 509 510 511 512
	if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {

		if (c->x86 > 0x10 ||
		    (c->x86 == 0x10 && c->x86_model >= 0x2)) {
			u64 val;

			rdmsrl(MSR_K7_HWCR, val);
			if (!(val & BIT(24)))
513
				pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
514 515 516 517 518 519 520 521 522 523 524 525 526
		}
	}

	if (c->x86 == 0x15) {
		unsigned long upperbit;
		u32 cpuid, assoc;

		cpuid	 = cpuid_edx(0x80000005);
		assoc	 = cpuid >> 16 & 0xff;
		upperbit = ((cpuid >> 24) << 10) / assoc;

		va_align.mask	  = (upperbit - 1) & PAGE_MASK;
		va_align.flags    = ALIGN_VA_32 | ALIGN_VA_64;
527 528 529

		/* A random value per boot for bit slice [12:upper_bit) */
		va_align.bits = get_random_int() & va_align.mask;
530
	}
531 532 533

	if (cpu_has(c, X86_FEATURE_MWAITX))
		use_mwaitx_delay();
534 535 536 537 538 539 540 541 542 543 544 545

	if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
		u32 ecx;

		ecx = cpuid_ecx(0x8000001e);
		nodes_per_socket = ((ecx >> 8) & 7) + 1;
	} else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
		u64 value;

		rdmsrl(MSR_FAM10H_NODE_ID, value);
		nodes_per_socket = ((value >> 3) & 7) + 1;
	}
546 547
}

548
static void early_init_amd(struct cpuinfo_x86 *c)
549
{
550 551
	early_init_amd_mc(c);

552 553 554 555 556
	/*
	 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
	 * with P/T states and does not stop in deep C-states
	 */
	if (c->x86_power & (1 << 8)) {
557
		set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
558 559
		set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
	}
560

561 562 563 564
	/* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
	if (c->x86_power & BIT(12))
		set_cpu_cap(c, X86_FEATURE_ACC_POWER);

565 566 567
#ifdef CONFIG_X86_64
	set_cpu_cap(c, X86_FEATURE_SYSCALL32);
#else
568
	/*  Set MTRR capability flag if appropriate */
569 570 571 572 573
	if (c->x86 == 5)
		if (c->x86_model == 13 || c->x86_model == 9 ||
		    (c->x86_model == 8 && c->x86_mask >= 8))
			set_cpu_cap(c, X86_FEATURE_K6_MTRR);
#endif
574
#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
575 576 577 578 579 580
	/*
	 * ApicID can always be treated as an 8-bit value for AMD APIC versions
	 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
	 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
	 * after 16h.
	 */
581 582
	if (boot_cpu_has(X86_FEATURE_APIC)) {
		if (c->x86 > 0x16)
583
			set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
584 585 586 587 588 589 590 591
		else if (c->x86 >= 0xf) {
			/* check CPU config space for extended APIC ID */
			unsigned int val;

			val = read_pci_config(0, 24, 0, 0x68);
			if ((val >> 17 & 0x3) == 0x3)
				set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
		}
592 593
	}
#endif
594

595 596 597 598 599 600 601
	/*
	 * This is only needed to tell the kernel whether to use VMCALL
	 * and VMMCALL.  VMMCALL is never executed except under virt, so
	 * we can set it unconditionally.
	 */
	set_cpu_cap(c, X86_FEATURE_VMMCALL);

602
	/* F16h erratum 793, CVE-2013-6885 */
603 604
	if (c->x86 == 0x16 && c->x86_model <= 0xf)
		msr_set_bit(MSR_AMD64_LS_CFG, 15);
605

606 607 608 609 610 611 612 613 614
	/*
	 * Check whether the machine is affected by erratum 400. This is
	 * used to select the proper idle routine and to enable the check
	 * whether the machine is affected in arch_post_acpi_init(), which
	 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
	 */
	if (cpu_has_amd_erratum(c, amd_erratum_400))
		set_cpu_bug(c, X86_BUG_AMD_E400);
}
615

B
Borislav Petkov 已提交
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
static void init_amd_k8(struct cpuinfo_x86 *c)
{
	u32 level;
	u64 value;

	/* On C+ stepping K8 rep microcode works well for copy/memset */
	level = cpuid_eax(1);
	if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
		set_cpu_cap(c, X86_FEATURE_REP_GOOD);

	/*
	 * Some BIOSes incorrectly force this feature, but only K8 revision D
	 * (model = 0x14) and later actually support it.
	 * (AMD Erratum #110, docId: 25759).
	 */
	if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
		clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
		if (!rdmsrl_amd_safe(0xc001100d, &value)) {
			value &= ~BIT_64(32);
			wrmsrl_amd_safe(0xc001100d, value);
		}
	}

	if (!c->x86_model_id[0])
		strcpy(c->x86_model_id, "Hammer");
641 642 643 644 645 646 647 648 649 650 651

#ifdef CONFIG_SMP
	/*
	 * Disable TLB flush filter by setting HWCR.FFDIS on K8
	 * bit 6 of msr C001_0015
	 *
	 * Errata 63 for SH-B3 steppings
	 * Errata 122 for all steppings (F+ have it disabled by default)
	 */
	msr_set_bit(MSR_K7_HWCR, 6);
#endif
652
	set_cpu_bug(c, X86_BUG_SWAPGS_FENCE);
B
Borislav Petkov 已提交
653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
}

static void init_amd_gh(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_X86_64
	/* do this for boot cpu */
	if (c == &boot_cpu_data)
		check_enable_amd_mmconf_dmi();

	fam10h_check_enable_mmcfg();
#endif

	/*
	 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
	 * is always needed when GART is enabled, even in a kernel which has no
	 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
	 * If it doesn't, we do it here as suggested by the BKDG.
	 *
	 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
	 */
	msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);

	/*
	 * On family 10h BIOS may not have properly enabled WC+ support, causing
	 * it to be converted to CD memtype. This may result in performance
	 * degradation for certain nested-paging guests. Prevent this conversion
	 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
	 *
	 * NOTE: we want to use the _safe accessors so as not to #GP kvm
	 * guests on older kvm hosts.
	 */
	msr_clear_bit(MSR_AMD64_BU_CFG2, 24);

	if (cpu_has_amd_erratum(c, amd_erratum_383))
		set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
}

690 691 692 693 694 695 696 697 698 699 700
#define MSR_AMD64_DE_CFG	0xC0011029

static void init_amd_ln(struct cpuinfo_x86 *c)
{
	/*
	 * Apply erratum 665 fix unconditionally so machines without a BIOS
	 * fix work.
	 */
	msr_set_bit(MSR_AMD64_DE_CFG, 31);
}

B
Borislav Petkov 已提交
701 702 703 704 705
static void init_amd_bd(struct cpuinfo_x86 *c)
{
	u64 value;

	/* re-enable TopologyExtensions if switched off by BIOS */
706
	if ((c->x86_model >= 0x10) && (c->x86_model <= 0x6f) &&
B
Borislav Petkov 已提交
707 708 709 710 711 712
	    !cpu_has(c, X86_FEATURE_TOPOEXT)) {

		if (msr_set_bit(0xc0011005, 54) > 0) {
			rdmsrl(0xc0011005, value);
			if (value & BIT_64(54)) {
				set_cpu_cap(c, X86_FEATURE_TOPOEXT);
713
				pr_info_once(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
B
Borislav Petkov 已提交
714 715 716 717 718 719 720 721 722
			}
		}
	}

	/*
	 * The way access filter has a performance penalty on some workloads.
	 * Disable it on the affected CPUs.
	 */
	if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
723
		if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
B
Borislav Petkov 已提交
724
			value |= 0x1E;
725
			wrmsrl_safe(MSR_F15H_IC_CFG, value);
B
Borislav Petkov 已提交
726 727 728 729
		}
	}
}

730
static void init_amd(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
731
{
732
	u32 dummy;
733

734 735
	early_init_amd(c);

736 737
	/*
	 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
738
	 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
739
	 */
740
	clear_cpu_cap(c, 0*32+31);
741

742
	if (c->x86 >= 0x10)
743
		set_cpu_cap(c, X86_FEATURE_REP_GOOD);
744 745 746

	/* get apicid instead of initial apic id from cpuid */
	c->apicid = hard_smp_processor_id();
747 748 749 750

	/* K6s reports MCEs but don't actually have all the MSRs */
	if (c->x86 < 6)
		clear_cpu_cap(c, X86_FEATURE_MCE);
B
Borislav Petkov 已提交
751 752 753 754 755 756 757

	switch (c->x86) {
	case 4:    init_amd_k5(c); break;
	case 5:    init_amd_k6(c); break;
	case 6:	   init_amd_k7(c); break;
	case 0xf:  init_amd_k8(c); break;
	case 0x10: init_amd_gh(c); break;
758
	case 0x12: init_amd_ln(c); break;
B
Borislav Petkov 已提交
759 760
	case 0x15: init_amd_bd(c); break;
	}
761

762
	/* Enable workaround for FXSAVE leak */
763
	if (c->x86 >= 6)
764
		set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
L
Linus Torvalds 已提交
765

766
	cpu_detect_cache_sizes(c);
767

768
	/* Multi core CPU? */
769
	if (c->extended_cpuid_level >= 0x80000008) {
770
		amd_detect_cmp(c);
771 772
		srat_detect_node(c);
	}
773

774
#ifdef CONFIG_X86_32
775
	detect_ht(c);
776
#endif
777

778
	init_amd_cacheinfo(c);
779

780
	if (c->x86 >= 0xf)
781
		set_cpu_cap(c, X86_FEATURE_K8);
782

783
	if (cpu_has(c, X86_FEATURE_XMM2)) {
784
		/* MFENCE stops RDTSC speculation */
785
		set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
786
	}
787

788 789 790 791 792
	/*
	 * Family 0x12 and above processors have APIC timer
	 * running in deep C states.
	 */
	if (c->x86 > 0x11)
793
		set_cpu_cap(c, X86_FEATURE_ARAT);
794

795
	rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
796 797 798 799 800

	/* 3DNow or LM implies PREFETCHW */
	if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
		if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
			set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
801 802 803

	/* AMD CPUs don't reset SS attributes on SYSRET */
	set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
L
Linus Torvalds 已提交
804 805
}

806
#ifdef CONFIG_X86_32
807
static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
L
Linus Torvalds 已提交
808 809 810
{
	/* AMD errata T13 (order #21922) */
	if ((c->x86 == 6)) {
A
Alan Cox 已提交
811 812
		/* Duron Rev A0 */
		if (c->x86_model == 3 && c->x86_mask == 0)
L
Linus Torvalds 已提交
813
			size = 64;
A
Alan Cox 已提交
814
		/* Tbird rev A1/A2 */
L
Linus Torvalds 已提交
815
		if (c->x86_model == 4 &&
A
Alan Cox 已提交
816
			(c->x86_mask == 0 || c->x86_mask == 1))
L
Linus Torvalds 已提交
817 818 819 820
			size = 256;
	}
	return size;
}
821
#endif
L
Linus Torvalds 已提交
822

823
static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
{
	u32 ebx, eax, ecx, edx;
	u16 mask = 0xfff;

	if (c->x86 < 0xf)
		return;

	if (c->extended_cpuid_level < 0x80000006)
		return;

	cpuid(0x80000006, &eax, &ebx, &ecx, &edx);

	tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
	tlb_lli_4k[ENTRIES] = ebx & mask;

	/*
	 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
	 * characteristics from the CPUID function 0x80000005 instead.
	 */
	if (c->x86 == 0xf) {
		cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
		mask = 0xff;
	}

	/* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
849 850 851
	if (!((eax >> 16) & mask))
		tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
	else
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
		tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;

	/* a 4M entry uses two 2M entries */
	tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;

	/* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
	if (!(eax & mask)) {
		/* Erratum 658 */
		if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
			tlb_lli_2m[ENTRIES] = 1024;
		} else {
			cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
			tlb_lli_2m[ENTRIES] = eax & 0xff;
		}
	} else
		tlb_lli_2m[ENTRIES] = eax & mask;

	tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
}

872
static const struct cpu_dev amd_cpu_dev = {
L
Linus Torvalds 已提交
873
	.c_vendor	= "AMD",
874
	.c_ident	= { "AuthenticAMD" },
875
#ifdef CONFIG_X86_32
876 877
	.legacy_models = {
		{ .family = 4, .model_names =
L
Linus Torvalds 已提交
878 879 880
		  {
			  [3] = "486 DX/2",
			  [7] = "486 DX/2-WB",
881 882
			  [8] = "486 DX/4",
			  [9] = "486 DX/4-WB",
L
Linus Torvalds 已提交
883
			  [14] = "Am5x86-WT",
884
			  [15] = "Am5x86-WB"
L
Linus Torvalds 已提交
885 886 887
		  }
		},
	},
888
	.legacy_cache_size = amd_size_cache,
889
#endif
890
	.c_early_init   = early_init_amd,
891
	.c_detect_tlb	= cpu_detect_tlb_amd,
892
	.c_bsp_init	= bsp_init_amd,
L
Linus Torvalds 已提交
893
	.c_init		= init_amd,
Y
Yinghai Lu 已提交
894
	.c_x86_vendor	= X86_VENDOR_AMD,
L
Linus Torvalds 已提交
895 896
};

Y
Yinghai Lu 已提交
897
cpu_dev_register(amd_cpu_dev);
898 899 900 901 902 903 904 905

/*
 * AMD errata checking
 *
 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
 * have an OSVW id assigned, which it takes as first argument. Both take a
 * variable number of family-specific model-stepping ranges created by
906
 * AMD_MODEL_RANGE().
907 908 909 910 911 912 913 914 915
 *
 * Example:
 *
 * const int amd_erratum_319[] =
 *	AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
 *			   AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
 *			   AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
 */

916 917 918 919 920 921 922 923 924
#define AMD_LEGACY_ERRATUM(...)		{ -1, __VA_ARGS__, 0 }
#define AMD_OSVW_ERRATUM(osvw_id, ...)	{ osvw_id, __VA_ARGS__, 0 }
#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
	((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
#define AMD_MODEL_RANGE_FAMILY(range)	(((range) >> 24) & 0xff)
#define AMD_MODEL_RANGE_START(range)	(((range) >> 12) & 0xfff)
#define AMD_MODEL_RANGE_END(range)	((range) & 0xfff)

static const int amd_erratum_400[] =
925
	AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
926 927
			    AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));

928
static const int amd_erratum_383[] =
929
	AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
930

931 932

static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
{
	int osvw_id = *erratum++;
	u32 range;
	u32 ms;

	if (osvw_id >= 0 && osvw_id < 65536 &&
	    cpu_has(cpu, X86_FEATURE_OSVW)) {
		u64 osvw_len;

		rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
		if (osvw_id < osvw_len) {
			u64 osvw_bits;

			rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
			    osvw_bits);
			return osvw_bits & (1ULL << (osvw_id & 0x3f));
		}
	}

	/* OSVW unavailable or ID unknown, match family-model-stepping range */
953
	ms = (cpu->x86_model << 4) | cpu->x86_mask;
954 955 956 957 958 959 960 961
	while ((range = *erratum++))
		if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
		    (ms >= AMD_MODEL_RANGE_START(range)) &&
		    (ms <= AMD_MODEL_RANGE_END(range)))
			return true;

	return false;
}
962 963 964

void set_dr_addr_mask(unsigned long mask, int dr)
{
965
	if (!boot_cpu_has(X86_FEATURE_BPEXT))
966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
		return;

	switch (dr) {
	case 0:
		wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
		break;
	case 1:
	case 2:
	case 3:
		wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
		break;
	default:
		break;
	}
}