bnx2x_link.h 16.3 KB
Newer Older
1
/* Copyright 2008-2012 Broadcom Corporation
Y
Yaniv Rosner 已提交
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Unless you and Broadcom execute a separate written software license
 * agreement governing use of this software, this software is licensed to you
 * under the terms of the GNU General Public License version 2, available
 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
 *
 * Notwithstanding the above, under no circumstances may you combine this
 * software in any way with any other Broadcom software provided under a
 * license other than the GPL, without Broadcom's express prior written
 * consent.
 *
 * Written by Yaniv Rosner
 *
 */

#ifndef BNX2X_LINK_H
#define BNX2X_LINK_H



/***********************************************************/
/*                         Defines                         */
/***********************************************************/
D
Dmitry Kravkov 已提交
25 26
#define DEFAULT_PHY_DEV_ADDR	3
#define E2_DEFAULT_PHY_DEV_ADDR	5
Y
Yaniv Rosner 已提交
27 28 29



30 31 32 33 34
#define BNX2X_FLOW_CTRL_AUTO		PORT_FEATURE_FLOW_CONTROL_AUTO
#define BNX2X_FLOW_CTRL_TX		PORT_FEATURE_FLOW_CONTROL_TX
#define BNX2X_FLOW_CTRL_RX		PORT_FEATURE_FLOW_CONTROL_RX
#define BNX2X_FLOW_CTRL_BOTH		PORT_FEATURE_FLOW_CONTROL_BOTH
#define BNX2X_FLOW_CTRL_NONE		PORT_FEATURE_FLOW_CONTROL_NONE
Y
Yaniv Rosner 已提交
35

36 37 38 39 40
#define NET_SERDES_IF_XFI		1
#define NET_SERDES_IF_SFI		2
#define NET_SERDES_IF_KR		3
#define NET_SERDES_IF_DXGXS	4

Y
Yaniv Rosner 已提交
41
#define SPEED_AUTO_NEG		0
42
#define SPEED_20000		20000
Y
Yaniv Rosner 已提交
43

E
Eilon Greenstein 已提交
44 45 46 47
#define SFP_EEPROM_VENDOR_NAME_ADDR		0x14
#define SFP_EEPROM_VENDOR_NAME_SIZE		16
#define SFP_EEPROM_VENDOR_OUI_ADDR		0x25
#define SFP_EEPROM_VENDOR_OUI_SIZE		3
Y
Yaniv Rosner 已提交
48 49
#define SFP_EEPROM_PART_NO_ADDR			0x28
#define SFP_EEPROM_PART_NO_SIZE			16
50 51 52 53 54 55
#define SFP_EEPROM_REVISION_ADDR		0x38
#define SFP_EEPROM_REVISION_SIZE		4
#define SFP_EEPROM_SERIAL_ADDR			0x44
#define SFP_EEPROM_SERIAL_SIZE			16
#define SFP_EEPROM_DATE_ADDR			0x54 /* ASCII YYMMDD */
#define SFP_EEPROM_DATE_SIZE			6
E
Eilon Greenstein 已提交
56
#define PWR_FLT_ERR_MSG_LEN			250
Y
Yaniv Rosner 已提交
57 58 59 60 61 62 63 64 65

#define XGXS_EXT_PHY_TYPE(ext_phy_config) \
		((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
#define XGXS_EXT_PHY_ADDR(ext_phy_config) \
		(((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
		 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
#define SERDES_EXT_PHY_TYPE(ext_phy_config) \
		((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)

Y
Yaniv Rosner 已提交
66 67 68 69
/* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
#define SINGLE_MEDIA_DIRECT(params)	(params->num_phys == 1)
/* Single Media board contains single external phy */
#define SINGLE_MEDIA(params)		(params->num_phys == 2)
Y
Yaniv Rosner 已提交
70 71
/* Dual Media board contains two external phy with different media */
#define DUAL_MEDIA(params)		(params->num_phys == 3)
72 73 74 75

#define FW_PARAM_PHY_ADDR_MASK		0x000000FF
#define FW_PARAM_PHY_TYPE_MASK		0x0000FF00
#define FW_PARAM_MDIO_CTRL_MASK		0xFFFF0000
Y
Yaniv Rosner 已提交
76
#define FW_PARAM_MDIO_CTRL_OFFSET		16
77 78 79 80 81 82 83
#define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
					   FW_PARAM_PHY_ADDR_MASK)
#define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
					   FW_PARAM_PHY_TYPE_MASK)
#define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
					    FW_PARAM_MDIO_CTRL_MASK) >> \
					    FW_PARAM_MDIO_CTRL_OFFSET)
Y
Yaniv Rosner 已提交
84 85
#define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
	(phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
86 87 88 89 90


#define PFC_BRB_FULL_LB_XOFF_THRESHOLD				170
#define PFC_BRB_FULL_LB_XON_THRESHOLD				250

91
#define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
92 93

#define BMAC_CONTROL_RX_ENABLE		2
Y
Yaniv Rosner 已提交
94 95 96
/***********************************************************/
/*                         Structs                         */
/***********************************************************/
Y
Yaniv Rosner 已提交
97 98
#define INT_PHY		0
#define EXT_PHY1	1
Y
Yaniv Rosner 已提交
99 100
#define EXT_PHY2	2
#define MAX_PHYS	3
Y
Yaniv Rosner 已提交
101

Y
Yaniv Rosner 已提交
102 103 104 105
/* Same configuration is shared between the XGXS and the first external phy */
#define LINK_CONFIG_SIZE (MAX_PHYS - 1)
#define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
					 0 : (_phy_idx - 1))
Y
Yaniv Rosner 已提交
106 107 108 109 110 111 112 113
/***********************************************************/
/*                      bnx2x_phy struct                     */
/*  Defines the required arguments and function per phy    */
/***********************************************************/
struct link_vars;
struct link_params;
struct bnx2x_phy;

Y
Yaniv Rosner 已提交
114 115 116 117 118 119 120 121 122 123 124 125
typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
			    struct link_vars *vars);
typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
			    struct link_vars *vars);
typedef void (*link_reset_t)(struct bnx2x_phy *phy,
			     struct link_params *params);
typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
				  struct link_params *params);
typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
			       struct link_params *params, u8 mode);
Y
Yaniv Rosner 已提交
126 127
typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
				    struct link_params *params, u32 action);
Y
Yaniv Rosner 已提交
128

Y
Yaniv Rosner 已提交
129 130 131 132 133
struct bnx2x_phy {
	u32 type;

	/* Loaded during init */
	u8 addr;
134 135
	u8 def_md_devad;
	u16 flags;
Y
Yaniv Rosner 已提交
136 137 138 139 140 141 142
	/* Require HW lock */
#define FLAGS_HW_LOCK_REQUIRED		(1<<0)
	/* No Over-Current detection */
#define FLAGS_NOC			(1<<1)
	/* Fan failure detection required */
#define FLAGS_FAN_FAILURE_DET_REQ	(1<<2)
	/* Initialize first the XGXS and only then the phy itself */
Y
Yaniv Rosner 已提交
143
#define FLAGS_INIT_XGXS_FIRST		(1<<3)
144
#define FLAGS_WC_DUAL_MODE		(1<<4)
145
#define FLAGS_4_PORT_MODE		(1<<5)
Y
Yaniv Rosner 已提交
146 147
#define FLAGS_REARM_LATCH_SIGNAL	(1<<6)
#define FLAGS_SFP_NOT_APPROVED		(1<<7)
148 149
#define FLAGS_MDC_MDIO_WA		(1<<8)
#define FLAGS_DUMMY_READ		(1<<9)
150
#define FLAGS_MDC_MDIO_WA_B0		(1<<10)
Y
Yaniv Rosner 已提交
151
#define FLAGS_TX_ERROR_CHECK		(1<<12)
Y
Yuval Mintz 已提交
152
#define FLAGS_EEE_10GBT			(1<<13)
Y
Yaniv Rosner 已提交
153 154 155 156 157 158 159 160

	/* preemphasis values for the rx side */
	u16 rx_preemphasis[4];

	/* preemphasis values for the tx side */
	u16 tx_preemphasis[4];

	/* EMAC address for access MDIO */
Y
Yaniv Rosner 已提交
161
	u32 mdio_ctrl;
Y
Yaniv Rosner 已提交
162 163 164 165 166 167 168 169 170

	u32 supported;

	u32 media_type;
#define	ETH_PHY_UNSPECIFIED 0x0
#define	ETH_PHY_SFP_FIBER   0x1
#define	ETH_PHY_XFP_FIBER   0x2
#define	ETH_PHY_DA_TWINAX   0x3
#define	ETH_PHY_BASE_T      0x4
171 172
#define	ETH_PHY_KR          0xf0
#define	ETH_PHY_CX4         0xf1
Y
Yaniv Rosner 已提交
173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
#define	ETH_PHY_NOT_PRESENT 0xff

	/* The address in which version is located*/
	u32 ver_addr;

	u16 req_flow_ctrl;

	u16 req_line_speed;

	u32 speed_cap_mask;

	u16 req_duplex;
	u16 rsrv;
	/* Called per phy/port init, and it configures LASI, speed, autoneg,
	 duplex, flow control negotiation, etc. */
	config_init_t config_init;

	/* Called due to interrupt. It determines the link, speed */
	read_status_t read_status;

	/* Called when driver is unloading. Should reset the phy */
	link_reset_t link_reset;

	/* Set the loopback configuration for the phy */
	config_loopback_t config_loopback;

	/* Format the given raw number into str up to len */
	format_fw_ver_t format_fw_ver;

	/* Reset the phy (both ports) */
	hw_reset_t hw_reset;

	/* Set link led mode (on/off/oper)*/
	set_link_led_t set_link_led;
Y
Yaniv Rosner 已提交
207 208 209 210 211

	/* PHY Specific tasks */
	phy_specific_func_t phy_specific_func;
#define DISABLE_TX	1
#define ENABLE_TX	2
Y
Yaniv Rosner 已提交
212 213
};

Y
Yaniv Rosner 已提交
214 215 216 217 218 219 220
/* Inputs parameters to the CLC */
struct link_params {

	u8 port;

	/* Default / User Configuration */
	u8 loopback_mode;
Y
Yaniv Rosner 已提交
221 222 223
#define LOOPBACK_NONE		0
#define LOOPBACK_EMAC		1
#define LOOPBACK_BMAC		2
Y
Yaniv Rosner 已提交
224
#define LOOPBACK_XGXS		3
Y
Yaniv Rosner 已提交
225
#define LOOPBACK_EXT_PHY	4
Y
Yaniv Rosner 已提交
226 227 228
#define LOOPBACK_EXT		5
#define LOOPBACK_UMAC		6
#define LOOPBACK_XMAC		7
Y
Yaniv Rosner 已提交
229 230 231

	/* Device parameters */
	u8 mac_addr[6];
Y
Yaniv Rosner 已提交
232

Y
Yaniv Rosner 已提交
233 234 235 236 237
	u16 req_duplex[LINK_CONFIG_SIZE];
	u16 req_flow_ctrl[LINK_CONFIG_SIZE];

	u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */

Y
Yaniv Rosner 已提交
238 239
	/* shmem parameters */
	u32 shmem_base;
Y
Yaniv Rosner 已提交
240 241
	u32 shmem2_base;
	u32 speed_cap_mask[LINK_CONFIG_SIZE];
Y
Yaniv Rosner 已提交
242 243 244 245 246 247
	u32 switch_cfg;
#define SWITCH_CFG_1G		PORT_FEATURE_CON_SWITCH_1G_SWITCH
#define SWITCH_CFG_10G		PORT_FEATURE_CON_SWITCH_10G_SWITCH
#define SWITCH_CFG_AUTO_DETECT	PORT_FEATURE_CON_SWITCH_AUTO_DETECT

	u32 lane_config;
248

Y
Yaniv Rosner 已提交
249 250 251
	/* Phy register parameter */
	u32 chip_id;

Y
Yaniv Rosner 已提交
252
	/* features */
E
Eilon Greenstein 已提交
253
	u32 feature_config_flags;
Y
Yaniv Rosner 已提交
254 255 256
#define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED	(1<<0)
#define FEATURE_CONFIG_PFC_ENABLED			(1<<1)
#define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY		(1<<2)
Y
Yaniv Rosner 已提交
257
#define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY	(1<<3)
B
Barak Witkowski 已提交
258
#define FEATURE_CONFIG_BC_SUPPORTS_AFEX			(1<<8)
Y
Yaniv Rosner 已提交
259
#define FEATURE_CONFIG_AUTOGREEEN_ENABLED			(1<<9)
260
#define FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED		(1<<10)
261
#define FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET		(1<<11)
Y
Yaniv Rosner 已提交
262 263 264 265 266
	/* Will be populated during common init */
	struct bnx2x_phy phy[MAX_PHYS];

	/* Will be populated during common init */
	u8 num_phys;
267

Y
Yaniv Rosner 已提交
268
	u8 rsrv;
Y
Yuval Mintz 已提交
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292

	/* Used to configure the EEE Tx LPI timer, has several modes of
	 * operation, according to bits 29:28 -
	 * 2'b00: Timer will be configured by nvram, output will be the value
	 *        from nvram.
	 * 2'b01: Timer will be configured by nvram, output will be in
	 *        microseconds.
	 * 2'b10: bits 1:0 contain an nvram value which will be used instead
	 *        of the one located in the nvram. Output will be that value.
	 * 2'b11: bits 19:0 contain the idle timer in microseconds; output
	 *        will be in microseconds.
	 * Bits 31:30 should be 2'b11 in order for EEE to be enabled.
	 */
	u32 eee_mode;
#define EEE_MODE_NVRAM_BALANCED_TIME		(0xa00)
#define EEE_MODE_NVRAM_AGGRESSIVE_TIME		(0x100)
#define EEE_MODE_NVRAM_LATENCY_TIME		(0x6000)
#define EEE_MODE_NVRAM_MASK		(0x3)
#define EEE_MODE_TIMER_MASK		(0xfffff)
#define EEE_MODE_OUTPUT_TIME		(1<<28)
#define EEE_MODE_OVERRIDE_NVRAM		(1<<29)
#define EEE_MODE_ENABLE_LPI		(1<<30)
#define EEE_MODE_ADV_LPI			(1<<31)

Y
Yaniv Rosner 已提交
293
	u16 hw_led_mode; /* part of the hw_config read from the shmem */
Y
Yaniv Rosner 已提交
294
	u32 multi_phy_config;
Y
Yaniv Rosner 已提交
295

Y
Yaniv Rosner 已提交
296 297
	/* Device pointer passed to all callback functions */
	struct bnx2x *bp;
Y
Yaniv Rosner 已提交
298 299
	u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
				req_flow_ctrl is set to AUTO */
Y
Yaniv Rosner 已提交
300 301 302 303
};

/* Output parameters */
struct link_vars {
304
	u8 phy_flags;
305 306
#define PHY_XGXS_FLAG			(1<<0)
#define PHY_SGMII_FLAG			(1<<1)
307 308 309
#define PHY_PHYSICAL_LINK_FLAG		(1<<2)
#define PHY_HALF_OPEN_CONN_FLAG		(1<<3)
#define PHY_OVER_CURRENT_FLAG		(1<<4)
310
#define PHY_SFP_TX_FAULT_FLAG		(1<<5)
311 312 313 314 315

	u8 mac_type;
#define MAC_TYPE_NONE		0
#define MAC_TYPE_EMAC		1
#define MAC_TYPE_BMAC		2
316 317
#define MAC_TYPE_UMAC		3
#define MAC_TYPE_XMAC		4
318

Y
Yaniv Rosner 已提交
319 320
	u8 phy_link_up; /* internal phy link indication */
	u8 link_up;
321 322

	u16 line_speed;
Y
Yaniv Rosner 已提交
323
	u16 duplex;
324

Y
Yaniv Rosner 已提交
325
	u16 flow_ctrl;
326
	u16 ieee_fc;
Y
Yaniv Rosner 已提交
327 328 329

	/* The same definitions as the shmem parameter */
	u32 link_status;
Y
Yuval Mintz 已提交
330
	u32 eee_status;
331 332
	u8 fault_detected;
	u8 rsrv1;
333 334 335
	u16 periodic_flags;
#define PERIODIC_FLAGS_LINK_EVENT	0x0001

336
	u32 aeu_int_mask;
Y
Yaniv Rosner 已提交
337 338 339
	u8 rx_tx_asic_rst;
	u8 turn_to_run_wc_rt;
	u16 rsrv2;
Y
Yaniv Rosner 已提交
340 341 342 343 344
};

/***********************************************************/
/*                         Functions                       */
/***********************************************************/
Y
Yaniv Rosner 已提交
345
int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
Y
Yaniv Rosner 已提交
346

E
Eilon Greenstein 已提交
347 348 349
/* Reset the link. Should be called when driver or interface goes down
   Before calling phy firmware upgrade, the reset_ext_phy should be set
   to 0 */
Y
Yaniv Rosner 已提交
350 351
int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
		     u8 reset_ext_phy);
Y
Yaniv Rosner 已提交
352 353

/* bnx2x_link_update should be called upon link interrupt */
Y
Yaniv Rosner 已提交
354
int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
Y
Yaniv Rosner 已提交
355

Y
Yaniv Rosner 已提交
356
/* use the following phy functions to read/write from external_phy
Y
Yaniv Rosner 已提交
357 358 359
  In order to use it to read/write internal phy registers, use
  DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  the register */
Y
Yaniv Rosner 已提交
360 361 362 363 364
int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
		   u8 devad, u16 reg, u16 *ret_val);

int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
		    u8 devad, u16 reg, u16 val);
Y
Yaniv Rosner 已提交
365 366

/* Reads the link_status from the shmem,
E
Eilon Greenstein 已提交
367
   and update the link vars accordingly */
Y
Yaniv Rosner 已提交
368 369 370
void bnx2x_link_status_update(struct link_params *input,
			    struct link_vars *output);
/* returns string representing the fw_version of the external phy */
371 372
int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
				 u16 len);
Y
Yaniv Rosner 已提交
373 374 375

/* Set/Unset the led
   Basically, the CLC takes care of the led for the link, but in case one needs
E
Eilon Greenstein 已提交
376
   to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
Y
Yaniv Rosner 已提交
377
   blink the led, and LED_MODE_OFF to set the led off.*/
Y
Yaniv Rosner 已提交
378 379
int bnx2x_set_led(struct link_params *params,
		  struct link_vars *vars, u8 mode, u32 speed);
380 381 382 383
#define LED_MODE_OFF			0
#define LED_MODE_ON			1
#define LED_MODE_OPER			2
#define LED_MODE_FRONT_PANEL_OFF	3
Y
Yaniv Rosner 已提交
384

E
Eilon Greenstein 已提交
385 386 387 388
/* bnx2x_handle_module_detect_int should be called upon module detection
   interrupt */
void bnx2x_handle_module_detect_int(struct link_params *params);

Y
Yaniv Rosner 已提交
389 390
/* Get the actual link status. In case it returns 0, link is up,
	otherwise link is down*/
Y
Yaniv Rosner 已提交
391 392
int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
		    u8 is_serdes);
Y
Yaniv Rosner 已提交
393

Y
Yaniv Rosner 已提交
394
/* One-time initialization for external phy after power up */
Y
Yaniv Rosner 已提交
395 396
int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
			  u32 shmem2_base_path[], u32 chip_id);
Y
Yaniv Rosner 已提交
397

398 399 400
/* Reset the external PHY using GPIO */
void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);

Y
Yaniv Rosner 已提交
401 402
/* Reset the external of SFX7101 */
void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
E
Eilon Greenstein 已提交
403

404
/* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
Y
Yaniv Rosner 已提交
405 406 407
int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
				 struct link_params *params, u16 addr,
				 u8 byte_cnt, u8 *o_buf);
408

409 410 411
void bnx2x_hw_reset_phy(struct link_params *params);

/* Checks if HW lock is required for this phy/board type */
Y
Yaniv Rosner 已提交
412 413 414 415 416 417
u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
			  u32 shmem2_base);

/* Check swap bit and adjust PHY order */
u32 bnx2x_phy_selection(struct link_params *params);

Y
Yaniv Rosner 已提交
418
/* Probe the phys on board, and populate them in "params" */
Y
Yaniv Rosner 已提交
419 420
int bnx2x_phy_probe(struct link_params *params);

421
/* Checks if fan failure detection is required on one of the phys on board */
Y
Yaniv Rosner 已提交
422 423
u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
			     u32 shmem2_base, u8 port);
424

425 426


427 428 429 430 431 432 433 434 435 436 437 438 439 440
/* DCBX structs */

/* Number of maximum COS per chip */
#define DCBX_E2E3_MAX_NUM_COS		(2)
#define DCBX_E3B0_MAX_NUM_COS_PORT0	(6)
#define DCBX_E3B0_MAX_NUM_COS_PORT1	(3)
#define DCBX_E3B0_MAX_NUM_COS		( \
			MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
			    DCBX_E3B0_MAX_NUM_COS_PORT1))

#define DCBX_MAX_NUM_COS			( \
			MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
			    DCBX_E2E3_MAX_NUM_COS))

V
Vladislav Zolotarov 已提交
441 442 443 444 445 446 447
/* PFC port configuration params */
struct bnx2x_nig_brb_pfc_port_params {
	/* NIG */
	u32 pause_enable;
	u32 llfc_out_en;
	u32 llfc_enable;
	u32 pkt_priority_to_cos;
448 449
	u8 num_of_rx_cos_priority_mask;
	u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
V
Vladislav Zolotarov 已提交
450 451 452 453 454 455 456
	u32 llfc_high_priority_classes;
	u32 llfc_low_priority_classes;
	/* BRB */
	u32 cos0_pauseable;
	u32 cos1_pauseable;
};

Y
Yaniv Rosner 已提交
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488

/* ETS port configuration params */
struct bnx2x_ets_bw_params {
	u8 bw;
};

struct bnx2x_ets_sp_params {
	/**
	 * valid values are 0 - 5. 0 is highest strict priority.
	 * There can't be two COS's with the same pri.
	 */
	u8 pri;
};

enum bnx2x_cos_state {
	bnx2x_cos_state_strict = 0,
	bnx2x_cos_state_bw = 1,
};

struct bnx2x_ets_cos_params {
	enum bnx2x_cos_state state ;
	union {
		struct bnx2x_ets_bw_params bw_params;
		struct bnx2x_ets_sp_params sp_params;
	} params;
};

struct bnx2x_ets_params {
	u8 num_of_cos; /* Number of valid COS entries*/
	struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS];
};

V
Vladislav Zolotarov 已提交
489 490 491 492
/**
 * Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
 * when link is already up
 */
493
int bnx2x_update_pfc(struct link_params *params,
V
Vladislav Zolotarov 已提交
494 495 496 497 498
		      struct link_vars *vars,
		      struct bnx2x_nig_brb_pfc_port_params *pfc_params);


/* Used to configure the ETS to disable */
Y
Yaniv Rosner 已提交
499 500
int bnx2x_ets_disabled(struct link_params *params,
		       struct link_vars *vars);
V
Vladislav Zolotarov 已提交
501 502 503

/* Used to configure the ETS to BW limited */
void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
Y
Yaniv Rosner 已提交
504
			const u32 cos1_bw);
V
Vladislav Zolotarov 已提交
505 506

/* Used to configure the ETS to strict */
Y
Yaniv Rosner 已提交
507
int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
V
Vladislav Zolotarov 已提交
508

Y
Yaniv Rosner 已提交
509 510 511 512

/*  Configure the COS to ETS according to BW and SP settings.*/
int bnx2x_ets_e3b0_config(const struct link_params *params,
			 const struct link_vars *vars,
Y
Yaniv Rosner 已提交
513
			 struct bnx2x_ets_params *ets_params);
V
Vladislav Zolotarov 已提交
514 515 516 517
/* Read pfc statistic*/
void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
						 u32 pfc_frames_sent[2],
						 u32 pfc_frames_received[2]);
518 519 520
void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
			    u32 chip_id, u32 shmem_base, u32 shmem2_base,
			    u8 port);
521 522 523

int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
			       struct link_params *params);
524 525 526

void bnx2x_period_func(struct link_params *params, struct link_vars *vars);

527 528
int bnx2x_check_half_open_conn(struct link_params *params,
			       struct link_vars *vars, u8 notify);
Y
Yaniv Rosner 已提交
529
#endif /* BNX2X_LINK_H */