exynos_tmu.c 22.8 KB
Newer Older
D
Donggeun Kim 已提交
1
/*
2
 * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit)
D
Donggeun Kim 已提交
3 4 5
 *
 *  Copyright (C) 2011 Samsung Electronics
 *  Donggeun Kim <dg77.kim@samsung.com>
6
 *  Amit Daniel Kachhap <amit.kachhap@linaro.org>
D
Donggeun Kim 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

#include <linux/clk.h>
#include <linux/io.h>
26 27
#include <linux/interrupt.h>
#include <linux/module.h>
28
#include <linux/of.h>
29 30
#include <linux/of_address.h>
#include <linux/of_irq.h>
31
#include <linux/platform_device.h>
32
#include <linux/regulator/consumer.h>
33 34

#include "exynos_thermal_common.h"
35
#include "exynos_tmu.h"
36
#include "exynos_tmu_data.h"
37

38 39 40 41 42 43
/**
 * struct exynos_tmu_data : A structure to hold the private data of the TMU
	driver
 * @id: identifier of the one instance of the TMU controller.
 * @pdata: pointer to the tmu platform/configuration data
 * @base: base address of the single instance of the TMU controller.
44
 * @base_second: base address of the common registers of the TMU controller.
45 46 47 48 49
 * @irq: irq number of the TMU controller.
 * @soc: id of the SOC type.
 * @irq_work: pointer to the irq work structure.
 * @lock: lock to implement synchronization.
 * @clk: pointer to the clock structure.
50
 * @clk_sec: pointer to the clock structure for accessing the base_second.
51 52
 * @temp_error1: fused value of the first point trim.
 * @temp_error2: fused value of the second point trim.
53
 * @regulator: pointer to the TMU regulator structure.
54
 * @reg_conf: pointer to structure to register with core thermal.
55
 * @tmu_initialize: SoC specific TMU initialization method
56
 */
57
struct exynos_tmu_data {
58
	int id;
59
	struct exynos_tmu_platform_data *pdata;
D
Donggeun Kim 已提交
60
	void __iomem *base;
61
	void __iomem *base_second;
D
Donggeun Kim 已提交
62
	int irq;
63
	enum soc_type soc;
D
Donggeun Kim 已提交
64 65
	struct work_struct irq_work;
	struct mutex lock;
66
	struct clk *clk, *clk_sec;
D
Donggeun Kim 已提交
67
	u8 temp_error1, temp_error2;
68
	struct regulator *regulator;
69
	struct thermal_sensor_conf *reg_conf;
70
	int (*tmu_initialize)(struct platform_device *pdev);
D
Donggeun Kim 已提交
71 72 73 74 75 76
};

/*
 * TMU treats temperature as a mapped temperature code.
 * The temperature is converted differently depending on the calibration type.
 */
77
static int temp_to_code(struct exynos_tmu_data *data, u8 temp)
D
Donggeun Kim 已提交
78
{
79
	struct exynos_tmu_platform_data *pdata = data->pdata;
D
Donggeun Kim 已提交
80 81 82 83
	int temp_code;

	switch (pdata->cal_type) {
	case TYPE_TWO_POINT_TRIMMING:
84 85 86 87
		temp_code = (temp - pdata->first_point_trim) *
			(data->temp_error2 - data->temp_error1) /
			(pdata->second_point_trim - pdata->first_point_trim) +
			data->temp_error1;
D
Donggeun Kim 已提交
88 89
		break;
	case TYPE_ONE_POINT_TRIMMING:
90
		temp_code = temp + data->temp_error1 - pdata->first_point_trim;
D
Donggeun Kim 已提交
91 92
		break;
	default:
93
		temp_code = temp + pdata->default_temp_offset;
D
Donggeun Kim 已提交
94 95
		break;
	}
96

D
Donggeun Kim 已提交
97 98 99 100 101 102 103
	return temp_code;
}

/*
 * Calculate a temperature value from a temperature code.
 * The unit of the temperature is degree Celsius.
 */
104
static int code_to_temp(struct exynos_tmu_data *data, u8 temp_code)
D
Donggeun Kim 已提交
105
{
106
	struct exynos_tmu_platform_data *pdata = data->pdata;
D
Donggeun Kim 已提交
107 108 109 110
	int temp;

	switch (pdata->cal_type) {
	case TYPE_TWO_POINT_TRIMMING:
111 112 113 114
		temp = (temp_code - data->temp_error1) *
			(pdata->second_point_trim - pdata->first_point_trim) /
			(data->temp_error2 - data->temp_error1) +
			pdata->first_point_trim;
D
Donggeun Kim 已提交
115 116
		break;
	case TYPE_ONE_POINT_TRIMMING:
117
		temp = temp_code - data->temp_error1 + pdata->first_point_trim;
D
Donggeun Kim 已提交
118 119
		break;
	default:
120
		temp = temp_code - pdata->default_temp_offset;
D
Donggeun Kim 已提交
121 122
		break;
	}
123

D
Donggeun Kim 已提交
124 125 126
	return temp;
}

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
static void exynos_tmu_clear_irqs(struct exynos_tmu_data *data)
{
	const struct exynos_tmu_registers *reg = data->pdata->registers;
	unsigned int val_irq;

	val_irq = readl(data->base + reg->tmu_intstat);
	/*
	 * Clear the interrupts.  Please note that the documentation for
	 * Exynos3250, Exynos4412, Exynos5250 and Exynos5260 incorrectly
	 * states that INTCLEAR register has a different placing of bits
	 * responsible for FALL IRQs than INTSTAT register.  Exynos5420
	 * and Exynos5440 documentation is correct (Exynos4210 doesn't
	 * support FALL IRQs at all).
	 */
	writel(val_irq, data->base + reg->tmu_intclear);
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
static void sanitize_temp_error(struct exynos_tmu_data *data, u32 trim_info)
{
	struct exynos_tmu_platform_data *pdata = data->pdata;

	data->temp_error1 = trim_info & EXYNOS_TMU_TEMP_MASK;
	data->temp_error2 = ((trim_info >> EXYNOS_TRIMINFO_85_SHIFT) &
				EXYNOS_TMU_TEMP_MASK);

	if (!data->temp_error1 ||
		(pdata->min_efuse_value > data->temp_error1) ||
		(data->temp_error1 > pdata->max_efuse_value))
		data->temp_error1 = pdata->efuse_value & EXYNOS_TMU_TEMP_MASK;

	if (!data->temp_error2)
		data->temp_error2 =
			(pdata->efuse_value >> EXYNOS_TRIMINFO_85_SHIFT) &
			EXYNOS_TMU_TEMP_MASK;
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
static u32 get_th_reg(struct exynos_tmu_data *data, u32 threshold, bool falling)
{
	struct exynos_tmu_platform_data *pdata = data->pdata;
	int i;

	for (i = 0; i < pdata->non_hw_trigger_levels; i++) {
		u8 temp = pdata->trigger_levels[i];

		if (falling)
			temp -= pdata->threshold_falling;
		else
			threshold &= ~(0xff << 8 * i);

		threshold |= temp_to_code(data, temp) << 8 * i;
	}

	return threshold;
}

182
static int exynos_tmu_initialize(struct platform_device *pdev)
D
Donggeun Kim 已提交
183
{
184
	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
185
	int ret;
D
Donggeun Kim 已提交
186 187 188

	mutex_lock(&data->lock);
	clk_enable(data->clk);
189 190
	if (!IS_ERR(data->clk_sec))
		clk_enable(data->clk_sec);
191
	ret = data->tmu_initialize(pdev);
D
Donggeun Kim 已提交
192 193
	clk_disable(data->clk);
	mutex_unlock(&data->lock);
194 195
	if (!IS_ERR(data->clk_sec))
		clk_disable(data->clk_sec);
D
Donggeun Kim 已提交
196 197 198 199

	return ret;
}

200
static u32 get_con_reg(struct exynos_tmu_data *data, u32 con)
D
Donggeun Kim 已提交
201
{
202 203
	struct exynos_tmu_platform_data *pdata = data->pdata;

204
	if (pdata->test_mux)
205
		con |= (pdata->test_mux << EXYNOS4412_MUX_ADDR_SHIFT);
206

207 208
	con &= ~(EXYNOS_TMU_REF_VOLTAGE_MASK << EXYNOS_TMU_REF_VOLTAGE_SHIFT);
	con |= pdata->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT;
209

210 211
	con &= ~(EXYNOS_TMU_BUF_SLOPE_SEL_MASK << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
	con |= (pdata->gain << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
212 213

	if (pdata->noise_cancel_mode) {
214 215
		con &= ~(EXYNOS_TMU_TRIP_MODE_MASK << EXYNOS_TMU_TRIP_MODE_SHIFT);
		con |= (pdata->noise_cancel_mode << EXYNOS_TMU_TRIP_MODE_SHIFT);
216 217
	}

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	return con;
}

static void exynos_tmu_control(struct platform_device *pdev, bool on)
{
	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
	struct exynos_tmu_platform_data *pdata = data->pdata;
	const struct exynos_tmu_registers *reg = pdata->registers;
	unsigned int con, interrupt_en;

	mutex_lock(&data->lock);
	clk_enable(data->clk);

	con = get_con_reg(data, readl(data->base + reg->tmu_ctrl));

D
Donggeun Kim 已提交
233
	if (on) {
234
		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
235
		interrupt_en =
236 237 238 239
			pdata->trigger_enable[3] << reg->inten_rise3_shift |
			pdata->trigger_enable[2] << reg->inten_rise2_shift |
			pdata->trigger_enable[1] << reg->inten_rise1_shift |
			pdata->trigger_enable[0] << reg->inten_rise0_shift;
240
		if (TMU_SUPPORTS(pdata, FALLING_TRIP))
241
			interrupt_en |=
242
				interrupt_en << reg->inten_fall0_shift;
D
Donggeun Kim 已提交
243
	} else {
244
		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
D
Donggeun Kim 已提交
245 246
		interrupt_en = 0; /* Disable all interrupts */
	}
247 248
	writel(interrupt_en, data->base + reg->tmu_inten);
	writel(con, data->base + reg->tmu_ctrl);
D
Donggeun Kim 已提交
249 250 251 252 253

	clk_disable(data->clk);
	mutex_unlock(&data->lock);
}

254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
static int exynos4210_tmu_initialize(struct platform_device *pdev)
{
	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
	struct exynos_tmu_platform_data *pdata = data->pdata;
	unsigned int status;
	int ret = 0, threshold_code, i;

	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
	if (!status) {
		ret = -EBUSY;
		goto out;
	}

	sanitize_temp_error(data, readl(data->base + EXYNOS_TMU_REG_TRIMINFO));

	/* Write temperature code for threshold */
	threshold_code = temp_to_code(data, pdata->threshold);
	writeb(threshold_code, data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP);

	for (i = 0; i < pdata->non_hw_trigger_levels; i++)
		writeb(pdata->trigger_levels[i], data->base +
		       EXYNOS4210_TMU_REG_TRIG_LEVEL0 + i * 4);

	exynos_tmu_clear_irqs(data);
out:
	return ret;
}

static int exynos4412_tmu_initialize(struct platform_device *pdev)
{
	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
	struct exynos_tmu_platform_data *pdata = data->pdata;
	unsigned int status, trim_info, con, ctrl, rising_threshold;
	int ret = 0, threshold_code, i;

	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
	if (!status) {
		ret = -EBUSY;
		goto out;
	}

	if (data->soc == SOC_ARCH_EXYNOS3250 ||
	    data->soc == SOC_ARCH_EXYNOS4412 ||
	    data->soc == SOC_ARCH_EXYNOS5250) {
		if (data->soc == SOC_ARCH_EXYNOS3250) {
			ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON1);
			ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
			writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON1);
		}
		ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON2);
		ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
		writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON2);
	}

	/* On exynos5420 the triminfo register is in the shared space */
	if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO)
		trim_info = readl(data->base_second + EXYNOS_TMU_REG_TRIMINFO);
	else
		trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);

	sanitize_temp_error(data, trim_info);

	/* Write temperature code for rising and falling threshold */
	rising_threshold = readl(data->base + EXYNOS_THD_TEMP_RISE);
	rising_threshold = get_th_reg(data, rising_threshold, false);
	writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
	writel(get_th_reg(data, 0, true), data->base + EXYNOS_THD_TEMP_FALL);

	exynos_tmu_clear_irqs(data);

	/* if last threshold limit is also present */
	i = pdata->max_trigger_level - 1;
	if (pdata->trigger_levels[i] && pdata->trigger_type[i] == HW_TRIP) {
		threshold_code = temp_to_code(data, pdata->trigger_levels[i]);
		/* 1-4 level to be assigned in th0 reg */
		rising_threshold &= ~(0xff << 8 * i);
		rising_threshold |= threshold_code << 8 * i;
		writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
		con = readl(data->base + EXYNOS_TMU_REG_CONTROL);
		con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
		writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
	}
out:
	return ret;
}

static int exynos5440_tmu_initialize(struct platform_device *pdev)
{
	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
	struct exynos_tmu_platform_data *pdata = data->pdata;
	unsigned int trim_info = 0, con, rising_threshold;
	int ret = 0, threshold_code, i;

	/*
	 * For exynos5440 soc triminfo value is swapped between TMU0 and
	 * TMU2, so the below logic is needed.
	 */
	switch (data->id) {
	case 0:
		trim_info = readl(data->base + EXYNOS5440_EFUSE_SWAP_OFFSET +
				 EXYNOS5440_TMU_S0_7_TRIM);
		break;
	case 1:
		trim_info = readl(data->base + EXYNOS5440_TMU_S0_7_TRIM);
		break;
	case 2:
		trim_info = readl(data->base - EXYNOS5440_EFUSE_SWAP_OFFSET +
				  EXYNOS5440_TMU_S0_7_TRIM);
	}
	sanitize_temp_error(data, trim_info);

	/* Write temperature code for rising and falling threshold */
	rising_threshold = readl(data->base + EXYNOS5440_TMU_S0_7_TH0);
	rising_threshold = get_th_reg(data, rising_threshold, false);
	writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH0);
	writel(0, data->base + EXYNOS5440_TMU_S0_7_TH1);

	exynos_tmu_clear_irqs(data);

	/* if last threshold limit is also present */
	i = pdata->max_trigger_level - 1;
	if (pdata->trigger_levels[i] && pdata->trigger_type[i] == HW_TRIP) {
		threshold_code = temp_to_code(data, pdata->trigger_levels[i]);
		/* 5th level to be assigned in th2 reg */
		rising_threshold =
			threshold_code << EXYNOS5440_TMU_TH_RISE4_SHIFT;
		writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH2);
		con = readl(data->base + EXYNOS5440_TMU_S0_7_CTRL);
		con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
		writel(con, data->base + EXYNOS5440_TMU_S0_7_CTRL);
	}
	/* Clear the PMIN in the common TMU register */
	if (!data->id)
		writel(0, data->base_second + EXYNOS5440_TMU_PMIN);
	return ret;
}

391
static int exynos_tmu_read(struct exynos_tmu_data *data)
D
Donggeun Kim 已提交
392
{
393 394
	struct exynos_tmu_platform_data *pdata = data->pdata;
	const struct exynos_tmu_registers *reg = pdata->registers;
D
Donggeun Kim 已提交
395 396 397 398 399 400
	u8 temp_code;
	int temp;

	mutex_lock(&data->lock);
	clk_enable(data->clk);

401
	temp_code = readb(data->base + reg->tmu_cur_temp);
D
Donggeun Kim 已提交
402

403 404 405 406 407 408 409 410 411
	if (data->soc == SOC_ARCH_EXYNOS4210)
		/* temp_code should range between 75 and 175 */
		if (temp_code < 75 || temp_code > 175) {
			temp = -ENODATA;
			goto out;
		}

	temp = code_to_temp(data, temp_code);
out:
D
Donggeun Kim 已提交
412 413 414 415 416 417
	clk_disable(data->clk);
	mutex_unlock(&data->lock);

	return temp;
}

418 419 420 421
#ifdef CONFIG_THERMAL_EMULATION
static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp)
{
	struct exynos_tmu_data *data = drv_data;
422 423 424
	struct exynos_tmu_platform_data *pdata = data->pdata;
	const struct exynos_tmu_registers *reg = pdata->registers;
	unsigned int val;
425 426
	int ret = -EINVAL;

427
	if (!TMU_SUPPORTS(pdata, EMULATION))
428 429 430 431 432 433 434 435
		goto out;

	if (temp && temp < MCELSIUS)
		goto out;

	mutex_lock(&data->lock);
	clk_enable(data->clk);

436
	val = readl(data->base + reg->emul_con);
437 438 439 440

	if (temp) {
		temp /= MCELSIUS;

441
		if (TMU_SUPPORTS(pdata, EMUL_TIME)) {
442 443
			val &= ~(EXYNOS_EMUL_TIME_MASK << EXYNOS_EMUL_TIME_SHIFT);
			val |= (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT);
444
		}
445 446
		val &= ~(EXYNOS_EMUL_DATA_MASK << EXYNOS_EMUL_DATA_SHIFT);
		val |= (temp_to_code(data, temp) << EXYNOS_EMUL_DATA_SHIFT) |
447
			EXYNOS_EMUL_ENABLE;
448
	} else {
449
		val &= ~EXYNOS_EMUL_ENABLE;
450 451
	}

452
	writel(val, data->base + reg->emul_con);
453 454 455 456 457 458 459 460 461 462 463 464

	clk_disable(data->clk);
	mutex_unlock(&data->lock);
	return 0;
out:
	return ret;
}
#else
static int exynos_tmu_set_emulation(void *drv_data,	unsigned long temp)
	{ return -EINVAL; }
#endif/*CONFIG_THERMAL_EMULATION*/

465
static void exynos_tmu_work(struct work_struct *work)
D
Donggeun Kim 已提交
466
{
467 468
	struct exynos_tmu_data *data = container_of(work,
			struct exynos_tmu_data, irq_work);
469
	unsigned int val_type;
470

471 472
	if (!IS_ERR(data->clk_sec))
		clk_enable(data->clk_sec);
473
	/* Find which sensor generated this interrupt */
474 475
	if (data->soc == SOC_ARCH_EXYNOS5440) {
		val_type = readl(data->base_second + EXYNOS5440_TMU_IRQ_STATUS);
476 477 478
		if (!((val_type >> data->id) & 0x1))
			goto out;
	}
479 480
	if (!IS_ERR(data->clk_sec))
		clk_disable(data->clk_sec);
D
Donggeun Kim 已提交
481

482
	exynos_report_trigger(data->reg_conf);
D
Donggeun Kim 已提交
483 484
	mutex_lock(&data->lock);
	clk_enable(data->clk);
485

486
	/* TODO: take action based on particular interrupt */
487
	exynos_tmu_clear_irqs(data);
488

D
Donggeun Kim 已提交
489 490
	clk_disable(data->clk);
	mutex_unlock(&data->lock);
491
out:
492
	enable_irq(data->irq);
D
Donggeun Kim 已提交
493 494
}

495
static irqreturn_t exynos_tmu_irq(int irq, void *id)
D
Donggeun Kim 已提交
496
{
497
	struct exynos_tmu_data *data = id;
D
Donggeun Kim 已提交
498 499 500 501 502 503

	disable_irq_nosync(irq);
	schedule_work(&data->irq_work);

	return IRQ_HANDLED;
}
504 505

static const struct of_device_id exynos_tmu_match[] = {
506 507 508 509
	{
		.compatible = "samsung,exynos3250-tmu",
		.data = (void *)EXYNOS3250_TMU_DRV_DATA,
	},
510 511 512 513
	{
		.compatible = "samsung,exynos4210-tmu",
		.data = (void *)EXYNOS4210_TMU_DRV_DATA,
	},
514 515
	{
		.compatible = "samsung,exynos4412-tmu",
516
		.data = (void *)EXYNOS4412_TMU_DRV_DATA,
517
	},
518 519
	{
		.compatible = "samsung,exynos5250-tmu",
520
		.data = (void *)EXYNOS5250_TMU_DRV_DATA,
521
	},
522 523 524 525
	{
		.compatible = "samsung,exynos5260-tmu",
		.data = (void *)EXYNOS5260_TMU_DRV_DATA,
	},
526 527 528 529 530 531 532 533
	{
		.compatible = "samsung,exynos5420-tmu",
		.data = (void *)EXYNOS5420_TMU_DRV_DATA,
	},
	{
		.compatible = "samsung,exynos5420-tmu-ext-triminfo",
		.data = (void *)EXYNOS5420_TMU_DRV_DATA,
	},
534 535 536 537
	{
		.compatible = "samsung,exynos5440-tmu",
		.data = (void *)EXYNOS5440_TMU_DRV_DATA,
	},
538 539 540 541 542
	{},
};
MODULE_DEVICE_TABLE(of, exynos_tmu_match);

static inline struct  exynos_tmu_platform_data *exynos_get_driver_data(
543
			struct platform_device *pdev, int id)
544
{
545 546
	struct  exynos_tmu_init_data *data_table;
	struct exynos_tmu_platform_data *tmu_data;
547 548 549 550 551 552 553 554 555 556
	const struct of_device_id *match;

	match = of_match_node(exynos_tmu_match, pdev->dev.of_node);
	if (!match)
		return NULL;
	data_table = (struct exynos_tmu_init_data *) match->data;
	if (!data_table || id >= data_table->tmu_count)
		return NULL;
	tmu_data = data_table->tmu_data;
	return (struct exynos_tmu_platform_data *) (tmu_data + id);
557
}
558

559
static int exynos_map_dt_data(struct platform_device *pdev)
D
Donggeun Kim 已提交
560
{
561 562 563
	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
	struct exynos_tmu_platform_data *pdata;
	struct resource res;
564
	int ret;
565

566
	if (!data || !pdev->dev.of_node)
567
		return -ENODEV;
D
Donggeun Kim 已提交
568

569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	/*
	 * Try enabling the regulator if found
	 * TODO: Add regulator as an SOC feature, so that regulator enable
	 * is a compulsory call.
	 */
	data->regulator = devm_regulator_get(&pdev->dev, "vtmu");
	if (!IS_ERR(data->regulator)) {
		ret = regulator_enable(data->regulator);
		if (ret) {
			dev_err(&pdev->dev, "failed to enable vtmu\n");
			return ret;
		}
	} else {
		dev_info(&pdev->dev, "Regulator node (vtmu) not found\n");
	}

585 586 587
	data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl");
	if (data->id < 0)
		data->id = 0;
588

589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
	data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
	if (data->irq <= 0) {
		dev_err(&pdev->dev, "failed to get IRQ\n");
		return -ENODEV;
	}

	if (of_address_to_resource(pdev->dev.of_node, 0, &res)) {
		dev_err(&pdev->dev, "failed to get Resource 0\n");
		return -ENODEV;
	}

	data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res));
	if (!data->base) {
		dev_err(&pdev->dev, "Failed to ioremap memory\n");
		return -EADDRNOTAVAIL;
	}

	pdata = exynos_get_driver_data(pdev, data->id);
D
Donggeun Kim 已提交
607 608 609 610
	if (!pdata) {
		dev_err(&pdev->dev, "No platform init data supplied.\n");
		return -ENODEV;
	}
611
	data->pdata = pdata;
612 613 614 615
	/*
	 * Check if the TMU shares some registers and then try to map the
	 * memory of common registers.
	 */
616
	if (!TMU_SUPPORTS(pdata, ADDRESS_MULTIPLE))
617 618 619 620 621 622 623
		return 0;

	if (of_address_to_resource(pdev->dev.of_node, 1, &res)) {
		dev_err(&pdev->dev, "failed to get Resource 1\n");
		return -ENODEV;
	}

624
	data->base_second = devm_ioremap(&pdev->dev, res.start,
625
					resource_size(&res));
626
	if (!data->base_second) {
627 628 629
		dev_err(&pdev->dev, "Failed to ioremap memory\n");
		return -ENOMEM;
	}
630 631 632 633 634 635 636 637 638 639 640

	return 0;
}

static int exynos_tmu_probe(struct platform_device *pdev)
{
	struct exynos_tmu_data *data;
	struct exynos_tmu_platform_data *pdata;
	struct thermal_sensor_conf *sensor_conf;
	int ret, i;

641 642
	data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data),
					GFP_KERNEL);
643
	if (!data)
D
Donggeun Kim 已提交
644 645
		return -ENOMEM;

646 647
	platform_set_drvdata(pdev, data);
	mutex_init(&data->lock);
D
Donggeun Kim 已提交
648

649 650 651
	ret = exynos_map_dt_data(pdev);
	if (ret)
		return ret;
D
Donggeun Kim 已提交
652

653
	pdata = data->pdata;
D
Donggeun Kim 已提交
654

655
	INIT_WORK(&data->irq_work, exynos_tmu_work);
D
Donggeun Kim 已提交
656

657
	data->clk = devm_clk_get(&pdev->dev, "tmu_apbif");
D
Donggeun Kim 已提交
658 659
	if (IS_ERR(data->clk)) {
		dev_err(&pdev->dev, "Failed to get clock\n");
660
		return  PTR_ERR(data->clk);
D
Donggeun Kim 已提交
661 662
	}

663 664 665 666 667 668 669 670 671 672 673 674 675 676
	data->clk_sec = devm_clk_get(&pdev->dev, "tmu_triminfo_apbif");
	if (IS_ERR(data->clk_sec)) {
		if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) {
			dev_err(&pdev->dev, "Failed to get triminfo clock\n");
			return PTR_ERR(data->clk_sec);
		}
	} else {
		ret = clk_prepare(data->clk_sec);
		if (ret) {
			dev_err(&pdev->dev, "Failed to get clock\n");
			return ret;
		}
	}

677
	ret = clk_prepare(data->clk);
678 679 680 681
	if (ret) {
		dev_err(&pdev->dev, "Failed to get clock\n");
		goto err_clk_sec;
	}
682

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
	data->soc = pdata->type;

	switch (data->soc) {
	case SOC_ARCH_EXYNOS4210:
		data->tmu_initialize = exynos4210_tmu_initialize;
		break;
	case SOC_ARCH_EXYNOS3250:
	case SOC_ARCH_EXYNOS4412:
	case SOC_ARCH_EXYNOS5250:
	case SOC_ARCH_EXYNOS5260:
	case SOC_ARCH_EXYNOS5420:
	case SOC_ARCH_EXYNOS5420_TRIMINFO:
		data->tmu_initialize = exynos4412_tmu_initialize;
		break;
	case SOC_ARCH_EXYNOS5440:
		data->tmu_initialize = exynos5440_tmu_initialize;
		break;
	default:
701 702 703 704 705 706
		ret = -EINVAL;
		dev_err(&pdev->dev, "Platform not supported\n");
		goto err_clk;
	}

	ret = exynos_tmu_initialize(pdev);
D
Donggeun Kim 已提交
707 708 709 710 711
	if (ret) {
		dev_err(&pdev->dev, "Failed to initialize TMU\n");
		goto err_clk;
	}

712
	exynos_tmu_control(pdev, true);
D
Donggeun Kim 已提交
713

714 715 716 717 718 719 720 721 722 723 724 725 726
	/* Allocate a structure to register with the exynos core thermal */
	sensor_conf = devm_kzalloc(&pdev->dev,
				sizeof(struct thermal_sensor_conf), GFP_KERNEL);
	if (!sensor_conf) {
		ret = -ENOMEM;
		goto err_clk;
	}
	sprintf(sensor_conf->name, "therm_zone%d", data->id);
	sensor_conf->read_temperature = (int (*)(void *))exynos_tmu_read;
	sensor_conf->write_emul_temp =
		(int (*)(void *, unsigned long))exynos_tmu_set_emulation;
	sensor_conf->driver_data = data;
	sensor_conf->trip_data.trip_count = pdata->trigger_enable[0] +
727 728
			pdata->trigger_enable[1] + pdata->trigger_enable[2]+
			pdata->trigger_enable[3];
729

730 731
	for (i = 0; i < sensor_conf->trip_data.trip_count; i++) {
		sensor_conf->trip_data.trip_val[i] =
732
			pdata->threshold + pdata->trigger_levels[i];
733
		sensor_conf->trip_data.trip_type[i] =
734 735
					pdata->trigger_type[i];
	}
736

737
	sensor_conf->trip_data.trigger_falling = pdata->threshold_falling;
738

739
	sensor_conf->cooling_data.freq_clip_count = pdata->freq_tab_count;
740
	for (i = 0; i < pdata->freq_tab_count; i++) {
741
		sensor_conf->cooling_data.freq_data[i].freq_clip_max =
742
					pdata->freq_tab[i].freq_clip_max;
743
		sensor_conf->cooling_data.freq_data[i].temp_level =
744 745
					pdata->freq_tab[i].temp_level;
	}
746 747 748
	sensor_conf->dev = &pdev->dev;
	/* Register the sensor with thermal management interface */
	ret = exynos_register_thermal(sensor_conf);
749 750 751 752
	if (ret) {
		dev_err(&pdev->dev, "Failed to register thermal interface\n");
		goto err_clk;
	}
753 754 755 756 757 758 759 760
	data->reg_conf = sensor_conf;

	ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq,
		IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data);
	if (ret) {
		dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq);
		goto err_clk;
	}
761

D
Donggeun Kim 已提交
762 763
	return 0;
err_clk:
764
	clk_unprepare(data->clk);
765 766 767
err_clk_sec:
	if (!IS_ERR(data->clk_sec))
		clk_unprepare(data->clk_sec);
D
Donggeun Kim 已提交
768 769 770
	return ret;
}

771
static int exynos_tmu_remove(struct platform_device *pdev)
D
Donggeun Kim 已提交
772
{
773
	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
D
Donggeun Kim 已提交
774

775
	exynos_unregister_thermal(data->reg_conf);
776

777 778
	exynos_tmu_control(pdev, false);

779
	clk_unprepare(data->clk);
780 781
	if (!IS_ERR(data->clk_sec))
		clk_unprepare(data->clk_sec);
D
Donggeun Kim 已提交
782

783 784 785
	if (!IS_ERR(data->regulator))
		regulator_disable(data->regulator);

D
Donggeun Kim 已提交
786 787 788
	return 0;
}

789
#ifdef CONFIG_PM_SLEEP
790
static int exynos_tmu_suspend(struct device *dev)
D
Donggeun Kim 已提交
791
{
792
	exynos_tmu_control(to_platform_device(dev), false);
D
Donggeun Kim 已提交
793 794 795 796

	return 0;
}

797
static int exynos_tmu_resume(struct device *dev)
D
Donggeun Kim 已提交
798
{
799 800
	struct platform_device *pdev = to_platform_device(dev);

801 802
	exynos_tmu_initialize(pdev);
	exynos_tmu_control(pdev, true);
D
Donggeun Kim 已提交
803 804 805

	return 0;
}
806

807 808 809
static SIMPLE_DEV_PM_OPS(exynos_tmu_pm,
			 exynos_tmu_suspend, exynos_tmu_resume);
#define EXYNOS_TMU_PM	(&exynos_tmu_pm)
D
Donggeun Kim 已提交
810
#else
811
#define EXYNOS_TMU_PM	NULL
D
Donggeun Kim 已提交
812 813
#endif

814
static struct platform_driver exynos_tmu_driver = {
D
Donggeun Kim 已提交
815
	.driver = {
816
		.name   = "exynos-tmu",
D
Donggeun Kim 已提交
817
		.owner  = THIS_MODULE,
818
		.pm     = EXYNOS_TMU_PM,
819
		.of_match_table = exynos_tmu_match,
D
Donggeun Kim 已提交
820
	},
821
	.probe = exynos_tmu_probe,
822
	.remove	= exynos_tmu_remove,
D
Donggeun Kim 已提交
823 824
};

825
module_platform_driver(exynos_tmu_driver);
D
Donggeun Kim 已提交
826

827
MODULE_DESCRIPTION("EXYNOS TMU Driver");
D
Donggeun Kim 已提交
828 829
MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>");
MODULE_LICENSE("GPL");
830
MODULE_ALIAS("platform:exynos-tmu");