context.c 5.6 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
R
Russell King 已提交
2
 *  linux/arch/arm/mm/context.c
L
Linus Torvalds 已提交
3 4
 *
 *  Copyright (C) 2002-2003 Deep Blue Solutions Ltd, all rights reserved.
5 6 7
 *  Copyright (C) 2012 ARM Limited
 *
 *  Author: Will Deacon <will.deacon@arm.com>
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/init.h>
#include <linux/sched.h>
#include <linux/mm.h>
16 17
#include <linux/smp.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
18 19

#include <asm/mmu_context.h>
20
#include <asm/smp_plat.h>
21
#include <asm/thread_notify.h>
L
Linus Torvalds 已提交
22 23
#include <asm/tlbflush.h>

24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
/*
 * On ARMv6, we have the following structure in the Context ID:
 *
 * 31                         7          0
 * +-------------------------+-----------+
 * |      process ID         |   ASID    |
 * +-------------------------+-----------+
 * |              context ID             |
 * +-------------------------------------+
 *
 * The ASID is used to tag entries in the CPU caches and TLBs.
 * The context ID is used by debuggers and trace logic, and
 * should be unique within all running processes.
 */
#define ASID_FIRST_VERSION	(1ULL << ASID_BITS)
39 40 41 42
#define NUM_USER_ASIDS		(ASID_FIRST_VERSION - 1)

#define ASID_TO_IDX(asid)	((asid & ~ASID_MASK) - 1)
#define IDX_TO_ASID(idx)	((idx + 1) & ~ASID_MASK)
43

44
static DEFINE_RAW_SPINLOCK(cpu_asid_lock);
45 46
static atomic64_t asid_generation = ATOMIC64_INIT(ASID_FIRST_VERSION);
static DECLARE_BITMAP(asid_map, NUM_USER_ASIDS);
47

48
static DEFINE_PER_CPU(atomic64_t, active_asids);
49 50
static DEFINE_PER_CPU(u64, reserved_asids);
static cpumask_t tlb_flush_pending;
L
Linus Torvalds 已提交
51

52
#ifdef CONFIG_ARM_LPAE
53
static void cpu_set_reserved_ttbr0(void)
54 55 56 57 58 59 60 61 62 63 64 65 66
{
	unsigned long ttbl = __pa(swapper_pg_dir);
	unsigned long ttbh = 0;

	/*
	 * Set TTBR0 to swapper_pg_dir which contains only global entries. The
	 * ASID is set to 0.
	 */
	asm volatile(
	"	mcrr	p15, 0, %0, %1, c2		@ set TTBR0\n"
	:
	: "r" (ttbl), "r" (ttbh));
	isb();
67 68
}
#else
69
static void cpu_set_reserved_ttbr0(void)
70 71 72 73 74 75 76 77 78
{
	u32 ttb;
	/* Copy TTBR1 into TTBR0 */
	asm volatile(
	"	mrc	p15, 0, %0, c2, c0, 1		@ read TTBR1\n"
	"	mcr	p15, 0, %0, c2, c0, 0		@ set TTBR0\n"
	: "=r" (ttb));
	isb();
}
79 80
#endif

81 82 83 84 85 86 87 88 89 90 91 92 93 94
#ifdef CONFIG_PID_IN_CONTEXTIDR
static int contextidr_notifier(struct notifier_block *unused, unsigned long cmd,
			       void *t)
{
	u32 contextidr;
	pid_t pid;
	struct thread_info *thread = t;

	if (cmd != THREAD_NOTIFY_SWITCH)
		return NOTIFY_DONE;

	pid = task_pid_nr(thread->task) << ASID_BITS;
	asm volatile(
	"	mrc	p15, 0, %0, c13, c0, 1\n"
95 96 97
	"	and	%0, %0, %2\n"
	"	orr	%0, %0, %1\n"
	"	mcr	p15, 0, %0, c13, c0, 1\n"
98
	: "=r" (contextidr), "+r" (pid)
99
	: "I" (~ASID_MASK));
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	isb();

	return NOTIFY_OK;
}

static struct notifier_block contextidr_notifier_block = {
	.notifier_call = contextidr_notifier,
};

static int __init contextidr_notifier_init(void)
{
	return thread_register_notifier(&contextidr_notifier_block);
}
arch_initcall(contextidr_notifier_init);
#endif

116
static void flush_context(unsigned int cpu)
L
Linus Torvalds 已提交
117
{
118
	int i;
119 120 121 122 123 124 125 126 127 128 129 130 131
	u64 asid;

	/* Update the list of reserved ASIDs and the ASID bitmap. */
	bitmap_clear(asid_map, 0, NUM_USER_ASIDS);
	for_each_possible_cpu(i) {
		if (i == cpu) {
			asid = 0;
		} else {
			asid = atomic64_xchg(&per_cpu(active_asids, i), 0);
			__set_bit(ASID_TO_IDX(asid), asid_map);
		}
		per_cpu(reserved_asids, i) = asid;
	}
132 133 134 135 136 137 138 139

	/* Queue a TLB invalidate and flush the I-cache if necessary. */
	if (!tlb_ops_need_broadcast())
		cpumask_set_cpu(cpu, &tlb_flush_pending);
	else
		cpumask_setall(&tlb_flush_pending);

	if (icache_is_vivt_asid_tagged())
140 141 142
		__flush_icache_all();
}

143
static int is_reserved_asid(u64 asid)
144 145 146
{
	int cpu;
	for_each_possible_cpu(cpu)
147
		if (per_cpu(reserved_asids, cpu) == asid)
148 149 150
			return 1;
	return 0;
}
151

152
static void new_context(struct mm_struct *mm, unsigned int cpu)
153
{
154
	u64 asid = mm->context.id;
155
	u64 generation = atomic64_read(&asid_generation);
156

157
	if (asid != 0 && is_reserved_asid(asid)) {
158
		/*
159 160
		 * Our current ASID was active during a rollover, we can
		 * continue to use it and this was just a false alarm.
161
		 */
162
		asid = generation | (asid & ~ASID_MASK);
163 164 165 166 167 168
	} else {
		/*
		 * Allocate a free ASID. If we can't find one, take a
		 * note of the currently active ASIDs and mark the TLBs
		 * as requiring flushes.
		 */
169 170 171 172 173 174 175 176 177
		asid = find_first_zero_bit(asid_map, NUM_USER_ASIDS);
		if (asid == NUM_USER_ASIDS) {
			generation = atomic64_add_return(ASID_FIRST_VERSION,
							 &asid_generation);
			flush_context(cpu);
			asid = find_first_zero_bit(asid_map, NUM_USER_ASIDS);
		}
		__set_bit(asid, asid_map);
		asid = generation | IDX_TO_ASID(asid);
178 179 180
		cpumask_clear(mm_cpumask(mm));
	}

181
	mm->context.id = asid;
182 183
}

184
void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk)
185
{
186
	unsigned long flags;
187 188
	unsigned int cpu = smp_processor_id();

189 190
	if (unlikely(mm->context.kvm_seq != init_mm.context.kvm_seq))
		__check_kvm_seq(mm);
191 192

	/*
193 194
	 * Required during context switch to avoid speculative page table
	 * walking with the wrong TTBR.
195
	 */
196
	cpu_set_reserved_ttbr0();
L
Linus Torvalds 已提交
197

198
	if (!((mm->context.id ^ atomic64_read(&asid_generation)) >> ASID_BITS)
199 200 201
	    && atomic64_xchg(&per_cpu(active_asids, cpu), mm->context.id))
		goto switch_mm_fastpath;

202 203
	raw_spin_lock_irqsave(&cpu_asid_lock, flags);
	/* Check that our ASID belongs to the current generation. */
204
	if ((mm->context.id ^ atomic64_read(&asid_generation)) >> ASID_BITS)
205
		new_context(mm, cpu);
L
Linus Torvalds 已提交
206

207
	atomic64_set(&per_cpu(active_asids, cpu), mm->context.id);
208 209 210 211 212 213
	cpumask_set_cpu(cpu, mm_cpumask(mm));

	if (cpumask_test_and_clear_cpu(cpu, &tlb_flush_pending))
		local_flush_tlb_all();
	raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);

214
switch_mm_fastpath:
215
	cpu_switch_mm(mm->pgd, mm);
L
Linus Torvalds 已提交
216
}