omap-serial.c 40.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Driver for OMAP-UART controller.
 * Based on drivers/serial/8250.c
 *
 * Copyright (C) 2010 Texas Instruments.
 *
 * Authors:
 *	Govindraj R	<govindraj.raja@ti.com>
 *	Thara Gopinath	<thara@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
L
Lucas De Marchi 已提交
16
 * Note: This driver is made separate from 8250 driver as we cannot
17 18 19 20 21 22
 * over load 8250 driver with omap platform specific configuration for
 * features like DMA, it makes easier to implement features like DMA and
 * hardware flow control and software flow control configuration with
 * this driver as required for the omap-platform.
 */

23 24 25 26
#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

27 28 29 30 31 32 33 34
#include <linux/module.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/serial_reg.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
35
#include <linux/platform_device.h>
36 37 38 39
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/serial_core.h>
#include <linux/irq.h>
40
#include <linux/pm_runtime.h>
41
#include <linux/of.h>
42
#include <linux/gpio.h>
43 44 45

#include <plat/omap-serial.h>

46 47 48 49 50 51 52
#define UART_BUILD_REVISION(x, y)	(((x) << 8) | (y))

#define OMAP_UART_REV_42 0x0402
#define OMAP_UART_REV_46 0x0406
#define OMAP_UART_REV_52 0x0502
#define OMAP_UART_REV_63 0x0603

53 54
#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/

55 56 57 58 59
/* SCR register bitmasks */
#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK		(1 << 7)

/* FCR register bitmasks */
#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK			(0x3 << 6)
60
#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK			(0x3 << 4)
61

62 63 64 65 66 67 68 69 70 71 72
/* MVR register bitmasks */
#define OMAP_UART_MVR_SCHEME_SHIFT	30

#define OMAP_UART_LEGACY_MVR_MAJ_MASK	0xf0
#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT	4
#define OMAP_UART_LEGACY_MVR_MIN_MASK	0x0f

#define OMAP_UART_MVR_MAJ_MASK		0x700
#define OMAP_UART_MVR_MAJ_SHIFT		8
#define OMAP_UART_MVR_MIN_MASK		0x3f

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
struct uart_omap_port {
	struct uart_port	port;
	struct uart_omap_dma	uart_dma;
	struct device		*dev;

	unsigned char		ier;
	unsigned char		lcr;
	unsigned char		mcr;
	unsigned char		fcr;
	unsigned char		efr;
	unsigned char		dll;
	unsigned char		dlh;
	unsigned char		mdr1;
	unsigned char		scr;

	int			use_dma;
	/*
	 * Some bits in registers are cleared on a read, so they must
	 * be saved whenever the register is read but the bits will not
	 * be immediately processed.
	 */
	unsigned int		lsr_break_flag;
	unsigned char		msr_saved_flags;
	char			name[20];
	unsigned long		port_activity;
	u32			context_loss_cnt;
	u32			errata;
	u8			wakeups_enabled;
	unsigned int		irq_pending:1;

103 104 105 106
	int			DTR_gpio;
	int			DTR_inverted;
	int			DTR_active;

107 108 109 110 111 112 113 114
	struct pm_qos_request	pm_qos_request;
	u32			latency;
	u32			calc_latency;
	struct work_struct	qos_work;
};

#define to_uart_omap_port(p)	((container_of((p), struct uart_omap_port, port)))

115 116 117
static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];

/* Forward declaration of functions */
118
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
119

120
static struct workqueue_struct *serial_omap_uart_wq;
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141

static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
{
	offset <<= up->port.regshift;
	return readw(up->port.membase + offset);
}

static inline void serial_out(struct uart_omap_port *up, int offset, int value)
{
	offset <<= up->port.regshift;
	writew(value, up->port.membase + offset);
}

static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
{
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
		       UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
	serial_out(up, UART_FCR, 0);
}

142 143
static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
{
144
	struct omap_uart_port_info *pdata = up->dev->platform_data;
145

F
Felipe Balbi 已提交
146
	if (!pdata || !pdata->get_context_loss_count)
147 148
		return 0;

149
	return pdata->get_context_loss_count(up->dev);
150 151 152 153
}

static void serial_omap_set_forceidle(struct uart_omap_port *up)
{
154
	struct omap_uart_port_info *pdata = up->dev->platform_data;
155

F
Felipe Balbi 已提交
156 157 158 159
	if (!pdata || !pdata->set_forceidle)
		return;

	pdata->set_forceidle(up->dev);
160 161 162 163
}

static void serial_omap_set_noidle(struct uart_omap_port *up)
{
164
	struct omap_uart_port_info *pdata = up->dev->platform_data;
165

F
Felipe Balbi 已提交
166 167 168 169
	if (!pdata || !pdata->set_noidle)
		return;

	pdata->set_noidle(up->dev);
170 171 172 173
}

static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
{
174
	struct omap_uart_port_info *pdata = up->dev->platform_data;
175

F
Felipe Balbi 已提交
176 177 178 179
	if (!pdata || !pdata->enable_wakeup)
		return;

	pdata->enable_wakeup(up->dev, enable);
180 181
}

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
/*
 * serial_omap_get_divisor - calculate divisor value
 * @port: uart port info
 * @baud: baudrate for which divisor needs to be calculated.
 *
 * We have written our own function to get the divisor so as to support
 * 13x mode. 3Mbps Baudrate as an different divisor.
 * Reference OMAP TRM Chapter 17:
 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
 * referring to oversampling - divisor value
 * baudrate 460,800 to 3,686,400 all have divisor 13
 * except 3,000,000 which has divisor value 16
 */
static unsigned int
serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
{
	unsigned int divisor;

	if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
		divisor = 13;
	else
		divisor = 16;
	return port->uartclk/(baud * divisor);
}

static void serial_omap_enable_ms(struct uart_port *port)
{
209
	struct uart_omap_port *up = to_uart_omap_port(port);
210

211
	dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
212

213
	pm_runtime_get_sync(up->dev);
214 215
	up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
216 217
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
218 219 220 221
}

static void serial_omap_stop_tx(struct uart_port *port)
{
222
	struct uart_omap_port *up = to_uart_omap_port(port);
223

224
	pm_runtime_get_sync(up->dev);
225 226 227 228
	if (up->ier & UART_IER_THRI) {
		up->ier &= ~UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
229

F
Felipe Balbi 已提交
230
	serial_omap_set_forceidle(up);
231

232 233
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
234 235 236 237
}

static void serial_omap_stop_rx(struct uart_port *port)
{
238
	struct uart_omap_port *up = to_uart_omap_port(port);
239

240
	pm_runtime_get_sync(up->dev);
241 242 243
	up->ier &= ~UART_IER_RLSI;
	up->port.read_status_mask &= ~UART_LSR_DR;
	serial_out(up, UART_IER, up->ier);
244 245
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
246 247
}

248
static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
249 250 251 252
{
	struct circ_buf *xmit = &up->port.state->xmit;
	int count;

253 254 255
	if (!(lsr & UART_LSR_THRE))
		return;

256 257 258 259 260 261 262 263 264 265
	if (up->port.x_char) {
		serial_out(up, UART_TX, up->port.x_char);
		up->port.icount.tx++;
		up->port.x_char = 0;
		return;
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
		serial_omap_stop_tx(&up->port);
		return;
	}
266
	count = up->port.fifosize / 4;
267 268 269 270 271 272 273 274
	do {
		serial_out(up, UART_TX, xmit->buf[xmit->tail]);
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		up->port.icount.tx++;
		if (uart_circ_empty(xmit))
			break;
	} while (--count > 0);

275 276
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
		spin_unlock(&up->port.lock);
277
		uart_write_wakeup(&up->port);
278 279
		spin_lock(&up->port.lock);
	}
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294

	if (uart_circ_empty(xmit))
		serial_omap_stop_tx(&up->port);
}

static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
{
	if (!(up->ier & UART_IER_THRI)) {
		up->ier |= UART_IER_THRI;
		serial_out(up, UART_IER, up->ier);
	}
}

static void serial_omap_start_tx(struct uart_port *port)
{
295
	struct uart_omap_port *up = to_uart_omap_port(port);
296

F
Felipe Balbi 已提交
297 298 299 300 301
	pm_runtime_get_sync(up->dev);
	serial_omap_enable_ier_thri(up);
	serial_omap_set_noidle(up);
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
}

static unsigned int check_modem_status(struct uart_omap_port *up)
{
	unsigned int status;

	status = serial_in(up, UART_MSR);
	status |= up->msr_saved_flags;
	up->msr_saved_flags = 0;
	if ((status & UART_MSR_ANY_DELTA) == 0)
		return status;

	if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
	    up->port.state != NULL) {
		if (status & UART_MSR_TERI)
			up->port.icount.rng++;
		if (status & UART_MSR_DDSR)
			up->port.icount.dsr++;
		if (status & UART_MSR_DDCD)
			uart_handle_dcd_change
				(&up->port, status & UART_MSR_DCD);
		if (status & UART_MSR_DCTS)
			uart_handle_cts_change
				(&up->port, status & UART_MSR_CTS);
		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
	}

	return status;
}

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned int flag;

	up->port.icount.rx++;
	flag = TTY_NORMAL;

	if (lsr & UART_LSR_BI) {
		flag = TTY_BREAK;
		lsr &= ~(UART_LSR_FE | UART_LSR_PE);
		up->port.icount.brk++;
		/*
		 * We do the SysRQ and SAK checking
		 * here because otherwise the break
		 * may get masked by ignore_status_mask
		 * or read_status_mask.
		 */
		if (uart_handle_break(&up->port))
			return;

	}

	if (lsr & UART_LSR_PE) {
		flag = TTY_PARITY;
		up->port.icount.parity++;
	}

	if (lsr & UART_LSR_FE) {
		flag = TTY_FRAME;
		up->port.icount.frame++;
	}

	if (lsr & UART_LSR_OE)
		up->port.icount.overrun++;

#ifdef CONFIG_SERIAL_OMAP_CONSOLE
	if (up->port.line == up->port.cons->index) {
		/* Recover the break flag from console xmit */
		lsr |= up->lsr_break_flag;
	}
#endif
	uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
}

static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
{
	unsigned char ch = 0;
	unsigned int flag;

	if (!(lsr & UART_LSR_DR))
		return;

	ch = serial_in(up, UART_RX);
	flag = TTY_NORMAL;
	up->port.icount.rx++;

	if (uart_handle_sysrq_char(&up->port, ch))
		return;

	uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
}

394 395 396 397 398
/**
 * serial_omap_irq() - This handles the interrupt from one port
 * @irq: uart port irq number
 * @dev_id: uart port info
 */
399
static irqreturn_t serial_omap_irq(int irq, void *dev_id)
400 401
{
	struct uart_omap_port *up = dev_id;
402
	struct tty_struct *tty = up->port.state->port.tty;
403
	unsigned int iir, lsr;
404 405
	unsigned int type;
	irqreturn_t ret = IRQ_NONE;
406
	int max_count = 256;
407

408
	spin_lock(&up->port.lock);
409
	pm_runtime_get_sync(up->dev);
410 411

	do {
412
		iir = serial_in(up, UART_IIR);
413 414 415 416 417 418 419 420 421 422 423 424 425 426
		if (iir & UART_IIR_NO_INT)
			break;

		ret = IRQ_HANDLED;
		lsr = serial_in(up, UART_LSR);

		/* extract IRQ type from IIR register */
		type = iir & 0x3e;

		switch (type) {
		case UART_IIR_MSI:
			check_modem_status(up);
			break;
		case UART_IIR_THRI:
427
			transmit_chars(up, lsr);
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
			break;
		case UART_IIR_RX_TIMEOUT:
			/* FALLTHROUGH */
		case UART_IIR_RDI:
			serial_omap_rdi(up, lsr);
			break;
		case UART_IIR_RLSI:
			serial_omap_rlsi(up, lsr);
			break;
		case UART_IIR_CTS_RTS_DSR:
			/* simply try again */
			break;
		case UART_IIR_XOFF:
			/* FALLTHROUGH */
		default:
			break;
		}
	} while (!(iir & UART_IIR_NO_INT) && max_count--);
446

447
	spin_unlock(&up->port.lock);
448 449 450

	tty_flip_buffer_push(tty);

451 452
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
453
	up->port_activity = jiffies;
454 455

	return ret;
456 457 458 459
}

static unsigned int serial_omap_tx_empty(struct uart_port *port)
{
460
	struct uart_omap_port *up = to_uart_omap_port(port);
461 462 463
	unsigned long flags = 0;
	unsigned int ret = 0;

464
	pm_runtime_get_sync(up->dev);
465
	dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
466 467 468
	spin_lock_irqsave(&up->port.lock, flags);
	ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
	spin_unlock_irqrestore(&up->port.lock, flags);
469 470
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
471 472 473 474 475
	return ret;
}

static unsigned int serial_omap_get_mctrl(struct uart_port *port)
{
476
	struct uart_omap_port *up = to_uart_omap_port(port);
477
	unsigned int status;
478 479
	unsigned int ret = 0;

480
	pm_runtime_get_sync(up->dev);
481
	status = check_modem_status(up);
482 483
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
484

485
	dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
486 487 488 489 490 491 492 493 494 495 496 497 498 499

	if (status & UART_MSR_DCD)
		ret |= TIOCM_CAR;
	if (status & UART_MSR_RI)
		ret |= TIOCM_RNG;
	if (status & UART_MSR_DSR)
		ret |= TIOCM_DSR;
	if (status & UART_MSR_CTS)
		ret |= TIOCM_CTS;
	return ret;
}

static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
500
	struct uart_omap_port *up = to_uart_omap_port(port);
501 502
	unsigned char mcr = 0;

503
	dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
504 505 506 507 508 509 510 511 512 513 514
	if (mctrl & TIOCM_RTS)
		mcr |= UART_MCR_RTS;
	if (mctrl & TIOCM_DTR)
		mcr |= UART_MCR_DTR;
	if (mctrl & TIOCM_OUT1)
		mcr |= UART_MCR_OUT1;
	if (mctrl & TIOCM_OUT2)
		mcr |= UART_MCR_OUT2;
	if (mctrl & TIOCM_LOOP)
		mcr |= UART_MCR_LOOP;

515
	pm_runtime_get_sync(up->dev);
516 517 518
	up->mcr = serial_in(up, UART_MCR);
	up->mcr |= mcr;
	serial_out(up, UART_MCR, up->mcr);
519 520
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
521 522 523 524 525 526 527 528 529 530

	if (gpio_is_valid(up->DTR_gpio) &&
	    !!(mctrl & TIOCM_DTR) != up->DTR_active) {
		up->DTR_active = !up->DTR_active;
		if (gpio_cansleep(up->DTR_gpio))
			schedule_work(&up->qos_work);
		else
			gpio_set_value(up->DTR_gpio,
				       up->DTR_active != up->DTR_inverted);
	}
531 532 533 534
}

static void serial_omap_break_ctl(struct uart_port *port, int break_state)
{
535
	struct uart_omap_port *up = to_uart_omap_port(port);
536 537
	unsigned long flags = 0;

538
	dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
539
	pm_runtime_get_sync(up->dev);
540 541 542 543 544 545 546
	spin_lock_irqsave(&up->port.lock, flags);
	if (break_state == -1)
		up->lcr |= UART_LCR_SBC;
	else
		up->lcr &= ~UART_LCR_SBC;
	serial_out(up, UART_LCR, up->lcr);
	spin_unlock_irqrestore(&up->port.lock, flags);
547 548
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
549 550 551 552
}

static int serial_omap_startup(struct uart_port *port)
{
553
	struct uart_omap_port *up = to_uart_omap_port(port);
554 555 556 557 558 559 560 561 562 563 564
	unsigned long flags = 0;
	int retval;

	/*
	 * Allocate the IRQ
	 */
	retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
				up->name, up);
	if (retval)
		return retval;

565
	dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
566

567
	pm_runtime_get_sync(up->dev);
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
	/*
	 * Clear the FIFO buffers and disable them.
	 * (they will be reenabled in set_termios())
	 */
	serial_omap_clear_fifos(up);
	/* For Hardware flow control */
	serial_out(up, UART_MCR, UART_MCR_RTS);

	/*
	 * Clear the interrupt registers.
	 */
	(void) serial_in(up, UART_LSR);
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
	(void) serial_in(up, UART_IIR);
	(void) serial_in(up, UART_MSR);

	/*
	 * Now, initialize the UART
	 */
	serial_out(up, UART_LCR, UART_LCR_WLEN8);
	spin_lock_irqsave(&up->port.lock, flags);
	/*
	 * Most PC uarts need OUT2 raised to enable interrupts.
	 */
	up->port.mctrl |= TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	up->msr_saved_flags = 0;
	/*
	 * Finally, enable interrupts. Note: Modem status interrupts
	 * are set via set_termios(), which will be occurring imminently
	 * anyway, so we don't enable them here.
	 */
	up->ier = UART_IER_RLSI | UART_IER_RDI;
	serial_out(up, UART_IER, up->ier);

606 607 608
	/* Enable module level wake up */
	serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);

609 610
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
611 612 613 614 615 616
	up->port_activity = jiffies;
	return 0;
}

static void serial_omap_shutdown(struct uart_port *port)
{
617
	struct uart_omap_port *up = to_uart_omap_port(port);
618 619
	unsigned long flags = 0;

620
	dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
621

622
	pm_runtime_get_sync(up->dev);
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
	/*
	 * Disable interrupts from this port
	 */
	up->ier = 0;
	serial_out(up, UART_IER, 0);

	spin_lock_irqsave(&up->port.lock, flags);
	up->port.mctrl &= ~TIOCM_OUT2;
	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	spin_unlock_irqrestore(&up->port.lock, flags);

	/*
	 * Disable break condition and FIFOs
	 */
	serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
	serial_omap_clear_fifos(up);

	/*
	 * Read data port to reset things, and then free the irq
	 */
	if (serial_in(up, UART_LSR) & UART_LSR_DR)
		(void) serial_in(up, UART_RX);
645

646 647
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
648 649 650 651 652 653 654 655
	free_irq(up->port.irq, up);
}

static inline void
serial_omap_configure_xonxoff
		(struct uart_omap_port *up, struct ktermios *termios)
{
	up->lcr = serial_in(up, UART_LCR);
656
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
657 658 659 660 661 662 663
	up->efr = serial_in(up, UART_EFR);
	serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);

	serial_out(up, UART_XON1, termios->c_cc[VSTART]);
	serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);

	/* clear SW control mode bits */
664
	up->efr &= OMAP_UART_SW_CLR;
665 666 667

	/*
	 * IXON Flag:
668 669
	 * Flow control for OMAP.TX
	 * OMAP.RX should listen for XON/XOFF
670 671
	 */
	if (termios->c_iflag & IXON)
672
		up->efr |= OMAP_UART_SW_RX;
673 674 675

	/*
	 * IXOFF Flag:
676 677
	 * Flow control for OMAP.RX
	 * OMAP.TX should send XON/XOFF
678 679
	 */
	if (termios->c_iflag & IXOFF)
680
		up->efr |= OMAP_UART_SW_TX;
681 682

	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
683
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
684 685 686 687 688 689 690 691 692 693 694 695 696

	up->mcr = serial_in(up, UART_MCR);

	/*
	 * IXANY Flag:
	 * Enable any character to restart output.
	 * Operation resumes after receiving any
	 * character after recognition of the XOFF character
	 */
	if (termios->c_iflag & IXANY)
		up->mcr |= UART_MCR_XONANY;

	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
697
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
698 699 700 701 702
	serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
	/* Enable special char function UARTi.EFR_REG[5] and
	 * load the new software flow control mode IXON or IXOFF
	 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
	 */
703
	serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
704
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
705 706 707 708 709

	serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
	serial_out(up, UART_LCR, up->lcr);
}

710 711 712 713 714 715
static void serial_omap_uart_qos_work(struct work_struct *work)
{
	struct uart_omap_port *up = container_of(work, struct uart_omap_port,
						qos_work);

	pm_qos_update_request(&up->pm_qos_request, up->latency);
716 717 718
	if (gpio_is_valid(up->DTR_gpio))
		gpio_set_value_cansleep(up->DTR_gpio,
					up->DTR_active != up->DTR_inverted);
719 720
}

721 722 723 724
static void
serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
			struct ktermios *old)
{
725
	struct uart_omap_port *up = to_uart_omap_port(port);
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	unsigned char cval = 0;
	unsigned char efr = 0;
	unsigned long flags = 0;
	unsigned int baud, quot;

	switch (termios->c_cflag & CSIZE) {
	case CS5:
		cval = UART_LCR_WLEN5;
		break;
	case CS6:
		cval = UART_LCR_WLEN6;
		break;
	case CS7:
		cval = UART_LCR_WLEN7;
		break;
	default:
	case CS8:
		cval = UART_LCR_WLEN8;
		break;
	}

	if (termios->c_cflag & CSTOPB)
		cval |= UART_LCR_STOP;
	if (termios->c_cflag & PARENB)
		cval |= UART_LCR_PARITY;
	if (!(termios->c_cflag & PARODD))
		cval |= UART_LCR_EPAR;

	/*
	 * Ask the core to calculate the divisor for us.
	 */

	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
	quot = serial_omap_get_divisor(port, baud);

761
	/* calculate wakeup latency constraint */
762
	up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
763 764 765
	up->latency = up->calc_latency;
	schedule_work(&up->qos_work);

766 767 768 769
	up->dll = quot & 0xff;
	up->dlh = quot >> 8;
	up->mdr1 = UART_OMAP_MDR1_DISABLE;

770 771 772 773 774 775 776
	up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
			UART_FCR_ENABLE_FIFO;

	/*
	 * Ok, we're now changing the port state. Do it with
	 * interrupts disabled.
	 */
777
	pm_runtime_get_sync(up->dev);
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
	spin_lock_irqsave(&up->port.lock, flags);

	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
	if (termios->c_iflag & INPCK)
		up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
	if (termios->c_iflag & (BRKINT | PARMRK))
		up->port.read_status_mask |= UART_LSR_BI;

	/*
	 * Characters to ignore
	 */
	up->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
	if (termios->c_iflag & IGNBRK) {
		up->port.ignore_status_mask |= UART_LSR_BI;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			up->port.ignore_status_mask |= UART_LSR_OE;
	}

	/*
	 * ignore all characters if CREAD is not set
	 */
	if ((termios->c_cflag & CREAD) == 0)
		up->port.ignore_status_mask |= UART_LSR_DR;

	/*
	 * Modem status interrupts
	 */
	up->ier &= ~UART_IER_MSI;
	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
		up->ier |= UART_IER_MSI;
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_LCR, cval);		/* reset DLAB */
821
	up->lcr = cval;
822
	up->scr = OMAP_UART_SCR_TX_EMPTY;
823 824 825 826 827 828 829

	/* FIFOs and DMA Settings */

	/* FCR can be changed only when the
	 * baud clock is not running
	 * DLL_REG and DLH_REG set to 0.
	 */
830
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
831 832 833 834
	serial_out(up, UART_DLL, 0);
	serial_out(up, UART_DLM, 0);
	serial_out(up, UART_LCR, 0);

835
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
836 837 838 839

	up->efr = serial_in(up, UART_EFR);
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

840
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
841 842 843
	up->mcr = serial_in(up, UART_MCR);
	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
	/* FIFO ENABLE, DMA MODE */
844 845

	up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
846

847 848 849
	/* Set receive FIFO threshold to 16 characters and
	 * transmit FIFO threshold to 16 spaces
	 */
F
Felipe Balbi 已提交
850
	up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
851 852 853
	up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
	up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
		UART_FCR_ENABLE_FIFO;
854

855 856 857
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);

858 859
	serial_out(up, UART_OMAP_SCR, up->scr);

860
	serial_out(up, UART_EFR, up->efr);
861
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
862 863 864 865
	serial_out(up, UART_MCR, up->mcr);

	/* Protocol, Baud Rate, and Interrupt Settings */

866 867 868 869 870
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);

871
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
872 873 874 875 876 877

	up->efr = serial_in(up, UART_EFR);
	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, 0);
878
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
879

880 881
	serial_out(up, UART_DLL, up->dll);	/* LS of divisor */
	serial_out(up, UART_DLM, up->dlh);	/* MS of divisor */
882 883 884

	serial_out(up, UART_LCR, 0);
	serial_out(up, UART_IER, up->ier);
885
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
886 887 888 889 890

	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, cval);

	if (baud > 230400 && baud != 3000000)
891
		up->mdr1 = UART_OMAP_MDR1_13X_MODE;
892
	else
893 894
		up->mdr1 = UART_OMAP_MDR1_16X_MODE;

895 896 897 898
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
899 900 901 902 903

	/* Hardware Flow Control Configuration */

	if (termios->c_cflag & CRTSCTS) {
		efr |= (UART_EFR_CTS | UART_EFR_RTS);
904
		serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
905 906 907 908

		up->mcr = serial_in(up, UART_MCR);
		serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);

909
		serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
910 911 912 913 914
		up->efr = serial_in(up, UART_EFR);
		serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);

		serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
		serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
915
		serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
916 917 918 919 920 921
		serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
		serial_out(up, UART_LCR, cval);
	}

	serial_omap_set_mctrl(&up->port, up->port.mctrl);
	/* Software Flow Control Configuration */
922
	serial_omap_configure_xonxoff(up, termios);
923 924

	spin_unlock_irqrestore(&up->port.lock, flags);
925 926
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
927
	dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
928 929
}

F
Felipe Balbi 已提交
930 931 932 933 934 935 936 937 938
static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
{
	struct uart_omap_port *up = to_uart_omap_port(port);

	serial_omap_enable_wakeup(up, state);

	return 0;
}

939 940 941 942
static void
serial_omap_pm(struct uart_port *port, unsigned int state,
	       unsigned int oldstate)
{
943
	struct uart_omap_port *up = to_uart_omap_port(port);
944 945
	unsigned char efr;

946
	dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
947

948
	pm_runtime_get_sync(up->dev);
949
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
950 951 952 953 954
	efr = serial_in(up, UART_EFR);
	serial_out(up, UART_EFR, efr | UART_EFR_ECB);
	serial_out(up, UART_LCR, 0);

	serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
955
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
956 957
	serial_out(up, UART_EFR, efr);
	serial_out(up, UART_LCR, 0);
958

959
	if (!device_may_wakeup(up->dev)) {
960
		if (!state)
961
			pm_runtime_forbid(up->dev);
962
		else
963
			pm_runtime_allow(up->dev);
964 965
	}

966 967
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
}

static void serial_omap_release_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_release_port+\n");
}

static int serial_omap_request_port(struct uart_port *port)
{
	dev_dbg(port->dev, "serial_omap_request_port+\n");
	return 0;
}

static void serial_omap_config_port(struct uart_port *port, int flags)
{
983
	struct uart_omap_port *up = to_uart_omap_port(port);
984 985

	dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
986
							up->port.line);
987 988 989 990 991 992 993 994 995 996 997 998 999 1000
	up->port.type = PORT_OMAP;
}

static int
serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	/* we don't want the core code to modify any port params */
	dev_dbg(port->dev, "serial_omap_verify_port+\n");
	return -EINVAL;
}

static const char *
serial_omap_type(struct uart_port *port)
{
1001
	struct uart_omap_port *up = to_uart_omap_port(port);
1002

1003
	dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
	return up->name;
}

#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)

static inline void wait_for_xmitr(struct uart_omap_port *up)
{
	unsigned int status, tmout = 10000;

	/* Wait up to 10ms for the character(s) to be sent. */
	do {
		status = serial_in(up, UART_LSR);

		if (status & UART_LSR_BI)
			up->lsr_break_flag = UART_LSR_BI;

		if (--tmout == 0)
			break;
		udelay(1);
	} while ((status & BOTH_EMPTY) != BOTH_EMPTY);

	/* Wait up to 1s for flow control if necessary */
	if (up->port.flags & UPF_CONS_FLOW) {
		tmout = 1000000;
		for (tmout = 1000000; tmout; tmout--) {
			unsigned int msr = serial_in(up, UART_MSR);

			up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
			if (msr & UART_MSR_CTS)
				break;

			udelay(1);
		}
	}
}

1040 1041 1042 1043
#ifdef CONFIG_CONSOLE_POLL

static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
{
1044
	struct uart_omap_port *up = to_uart_omap_port(port);
1045

1046
	pm_runtime_get_sync(up->dev);
1047 1048
	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
1049 1050
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1051 1052 1053 1054
}

static int serial_omap_poll_get_char(struct uart_port *port)
{
1055
	struct uart_omap_port *up = to_uart_omap_port(port);
1056
	unsigned int status;
1057

1058
	pm_runtime_get_sync(up->dev);
1059
	status = serial_in(up, UART_LSR);
1060 1061 1062 1063
	if (!(status & UART_LSR_DR)) {
		status = NO_POLL_CHAR;
		goto out;
	}
1064

1065
	status = serial_in(up, UART_RX);
1066 1067

out:
1068 1069
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1070

1071
	return status;
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
}

#endif /* CONFIG_CONSOLE_POLL */

#ifdef CONFIG_SERIAL_OMAP_CONSOLE

static struct uart_omap_port *serial_omap_console_ports[4];

static struct uart_driver serial_omap_reg;

1082 1083
static void serial_omap_console_putchar(struct uart_port *port, int ch)
{
1084
	struct uart_omap_port *up = to_uart_omap_port(port);
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098

	wait_for_xmitr(up);
	serial_out(up, UART_TX, ch);
}

static void
serial_omap_console_write(struct console *co, const char *s,
		unsigned int count)
{
	struct uart_omap_port *up = serial_omap_console_ports[co->index];
	unsigned long flags;
	unsigned int ier;
	int locked = 1;

1099
	pm_runtime_get_sync(up->dev);
1100

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	local_irq_save(flags);
	if (up->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock(&up->port.lock);
	else
		spin_lock(&up->port.lock);

	/*
	 * First save the IER then disable the interrupts
	 */
	ier = serial_in(up, UART_IER);
	serial_out(up, UART_IER, 0);

	uart_console_write(&up->port, s, count, serial_omap_console_putchar);

	/*
	 * Finally, wait for transmitter to become empty
	 * and restore the IER
	 */
	wait_for_xmitr(up);
	serial_out(up, UART_IER, ier);
	/*
	 * The receive handling will happen properly because the
	 * receive ready bit will still be set; it is not cleared
	 * on read.  However, modem control will not, we must
	 * call it if we have saved something in the saved flags
	 * while processing with interrupts off.
	 */
	if (up->msr_saved_flags)
		check_modem_status(up);

1133 1134
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	if (locked)
		spin_unlock(&up->port.lock);
	local_irq_restore(flags);
}

static int __init
serial_omap_console_setup(struct console *co, char *options)
{
	struct uart_omap_port *up;
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

	if (serial_omap_console_ports[co->index] == NULL)
		return -ENODEV;
	up = serial_omap_console_ports[co->index];

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);

	return uart_set_options(&up->port, co, baud, parity, bits, flow);
}

static struct console serial_omap_console = {
	.name		= OMAP_SERIAL_NAME,
	.write		= serial_omap_console_write,
	.device		= uart_console_device,
	.setup		= serial_omap_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &serial_omap_reg,
};

static void serial_omap_add_console_port(struct uart_omap_port *up)
{
1171
	serial_omap_console_ports[up->port.line] = up;
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
}

#define OMAP_CONSOLE	(&serial_omap_console)

#else

#define OMAP_CONSOLE	NULL

static inline void serial_omap_add_console_port(struct uart_omap_port *up)
{}

#endif

static struct uart_ops serial_omap_pops = {
	.tx_empty	= serial_omap_tx_empty,
	.set_mctrl	= serial_omap_set_mctrl,
	.get_mctrl	= serial_omap_get_mctrl,
	.stop_tx	= serial_omap_stop_tx,
	.start_tx	= serial_omap_start_tx,
	.stop_rx	= serial_omap_stop_rx,
	.enable_ms	= serial_omap_enable_ms,
	.break_ctl	= serial_omap_break_ctl,
	.startup	= serial_omap_startup,
	.shutdown	= serial_omap_shutdown,
	.set_termios	= serial_omap_set_termios,
	.pm		= serial_omap_pm,
F
Felipe Balbi 已提交
1198
	.set_wake	= serial_omap_set_wake,
1199 1200 1201 1202 1203
	.type		= serial_omap_type,
	.release_port	= serial_omap_release_port,
	.request_port	= serial_omap_request_port,
	.config_port	= serial_omap_config_port,
	.verify_port	= serial_omap_verify_port,
1204 1205 1206 1207
#ifdef CONFIG_CONSOLE_POLL
	.poll_put_char  = serial_omap_poll_put_char,
	.poll_get_char  = serial_omap_poll_get_char,
#endif
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
};

static struct uart_driver serial_omap_reg = {
	.owner		= THIS_MODULE,
	.driver_name	= "OMAP-SERIAL",
	.dev_name	= OMAP_SERIAL_NAME,
	.nr		= OMAP_MAX_HSUART_PORTS,
	.cons		= OMAP_CONSOLE,
};

1218
#ifdef CONFIG_PM_SLEEP
1219
static int serial_omap_suspend(struct device *dev)
1220
{
1221
	struct uart_omap_port *up = dev_get_drvdata(dev);
1222

1223
	if (up) {
1224
		uart_suspend_port(&serial_omap_reg, &up->port);
1225 1226 1227
		flush_work_sync(&up->qos_work);
	}

1228 1229 1230
	return 0;
}

1231
static int serial_omap_resume(struct device *dev)
1232
{
1233
	struct uart_omap_port *up = dev_get_drvdata(dev);
1234 1235 1236 1237 1238

	if (up)
		uart_resume_port(&serial_omap_reg, &up->port);
	return 0;
}
1239
#endif
1240

1241
static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	u32 mvr, scheme;
	u16 revision, major, minor;

	mvr = serial_in(up, UART_OMAP_MVER);

	/* Check revision register scheme */
	scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;

	switch (scheme) {
	case 0: /* Legacy Scheme: OMAP2/3 */
		/* MINOR_REV[0:4], MAJOR_REV[4:7] */
		major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
					OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
		break;
	case 1:
		/* New Scheme: OMAP4+ */
		/* MINOR_REV[0:5], MAJOR_REV[8:10] */
		major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
					OMAP_UART_MVR_MAJ_SHIFT;
		minor = (mvr & OMAP_UART_MVR_MIN_MASK);
		break;
	default:
1266
		dev_warn(up->dev,
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
			"Unknown %s revision, defaulting to highest\n",
			up->name);
		/* highest possible revision */
		major = 0xff;
		minor = 0xff;
	}

	/* normalize revision for the driver */
	revision = UART_BUILD_REVISION(major, minor);

	switch (revision) {
	case OMAP_UART_REV_46:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
		break;
	case OMAP_UART_REV_52:
		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
				UART_ERRATA_i291_DMA_FORCEIDLE);
		break;
	case OMAP_UART_REV_63:
		up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
		break;
	default:
		break;
	}
}

1294
static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
{
	struct omap_uart_port_info *omap_up_info;

	omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
	if (!omap_up_info)
		return NULL; /* out of memory */

	of_property_read_u32(dev->of_node, "clock-frequency",
					 &omap_up_info->uartclk);
	return omap_up_info;
}

1307
static int __devinit serial_omap_probe(struct platform_device *pdev)
1308 1309
{
	struct uart_omap_port	*up;
F
Felipe Balbi 已提交
1310
	struct resource		*mem, *irq;
1311
	struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
1312
	int ret;
1313

1314 1315 1316
	if (pdev->dev.of_node)
		omap_up_info = of_get_uart_port_info(&pdev->dev);

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!mem) {
		dev_err(&pdev->dev, "no mem resource?\n");
		return -ENODEV;
	}

	irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!irq) {
		dev_err(&pdev->dev, "no irq resource?\n");
		return -ENODEV;
	}

1329
	if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
1330
				pdev->dev.driver->name)) {
1331 1332 1333 1334
		dev_err(&pdev->dev, "memory region already claimed\n");
		return -EBUSY;
	}

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	if (gpio_is_valid(omap_up_info->DTR_gpio) &&
	    omap_up_info->DTR_present) {
		ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
		if (ret < 0)
			return ret;
		ret = gpio_direction_output(omap_up_info->DTR_gpio,
					    omap_up_info->DTR_inverted);
		if (ret < 0)
			return ret;
	}

1346 1347 1348
	up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
	if (!up)
		return -ENOMEM;
1349

1350 1351 1352 1353 1354 1355 1356 1357
	if (gpio_is_valid(omap_up_info->DTR_gpio) &&
	    omap_up_info->DTR_present) {
		up->DTR_gpio = omap_up_info->DTR_gpio;
		up->DTR_inverted = omap_up_info->DTR_inverted;
	} else
		up->DTR_gpio = -EINVAL;
	up->DTR_active = 0;

1358
	up->dev = &pdev->dev;
1359 1360 1361 1362 1363 1364 1365 1366 1367
	up->port.dev = &pdev->dev;
	up->port.type = PORT_OMAP;
	up->port.iotype = UPIO_MEM;
	up->port.irq = irq->start;

	up->port.regshift = 2;
	up->port.fifosize = 64;
	up->port.ops = &serial_omap_pops;

1368 1369 1370 1371 1372 1373 1374 1375 1376
	if (pdev->dev.of_node)
		up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
	else
		up->port.line = pdev->id;

	if (up->port.line < 0) {
		dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
								up->port.line);
		ret = -ENODEV;
1377
		goto err_port_line;
1378 1379 1380
	}

	sprintf(up->name, "OMAP UART%d", up->port.line);
1381
	up->port.mapbase = mem->start;
1382 1383
	up->port.membase = devm_ioremap(&pdev->dev, mem->start,
						resource_size(mem));
1384 1385 1386
	if (!up->port.membase) {
		dev_err(&pdev->dev, "can't ioremap UART\n");
		ret = -ENOMEM;
1387
		goto err_ioremap;
1388 1389
	}

1390 1391
	up->port.flags = omap_up_info->flags;
	up->port.uartclk = omap_up_info->uartclk;
1392 1393 1394 1395 1396
	if (!up->port.uartclk) {
		up->port.uartclk = DEFAULT_CLK_SPEED;
		dev_warn(&pdev->dev, "No clock speed specified: using default:"
						"%d\n", DEFAULT_CLK_SPEED);
	}
1397

1398 1399 1400 1401 1402 1403 1404
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	pm_qos_add_request(&up->pm_qos_request,
		PM_QOS_CPU_DMA_LATENCY, up->latency);
	serial_omap_uart_wq = create_singlethread_workqueue(up->name);
	INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);

1405
	platform_set_drvdata(pdev, up);
1406
	pm_runtime_enable(&pdev->dev);
1407 1408
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev,
1409
			omap_up_info->autosuspend_timeout);
1410 1411 1412 1413

	pm_runtime_irq_safe(&pdev->dev);
	pm_runtime_get_sync(&pdev->dev);

1414 1415
	omap_serial_fill_features_erratas(up);

1416
	ui[up->port.line] = up;
1417 1418 1419 1420
	serial_omap_add_console_port(up);

	ret = uart_add_one_port(&serial_omap_reg, &up->port);
	if (ret != 0)
1421
		goto err_add_port;
1422

1423 1424
	pm_runtime_mark_last_busy(up->dev);
	pm_runtime_put_autosuspend(up->dev);
1425
	return 0;
1426 1427 1428 1429 1430 1431

err_add_port:
	pm_runtime_put(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
err_ioremap:
err_port_line:
1432 1433 1434 1435 1436
	dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
				pdev->id, __func__, ret);
	return ret;
}

1437
static int __devexit serial_omap_remove(struct platform_device *dev)
1438 1439 1440
{
	struct uart_omap_port *up = platform_get_drvdata(dev);

1441
	pm_runtime_put_sync(up->dev);
1442 1443 1444
	pm_runtime_disable(up->dev);
	uart_remove_one_port(&serial_omap_reg, &up->port);
	pm_qos_remove_request(&up->pm_qos_request);
1445 1446 1447 1448

	return 0;
}

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
/*
 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
 * The access to uart register after MDR1 Access
 * causes UART to corrupt data.
 *
 * Need a delay =
 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
 * give 10 times as much
 */
static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
{
	u8 timeout = 255;

	serial_out(up, UART_OMAP_MDR1, mdr1);
	udelay(2);
	serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
			UART_FCR_CLEAR_RCVR);
	/*
	 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
	 * TX_FIFO_E bit is 1.
	 */
	while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
				(UART_LSR_THRE | UART_LSR_DR))) {
		timeout--;
		if (!timeout) {
			/* Should *never* happen. we warn and carry on */
1475
			dev_crit(up->dev, "Errata i202: timedout %x\n",
1476 1477 1478 1479 1480 1481 1482
						serial_in(up, UART_LSR));
			break;
		}
		udelay(1);
	}
}

1483
#ifdef CONFIG_PM_RUNTIME
1484 1485
static void serial_omap_restore_context(struct uart_omap_port *up)
{
1486 1487 1488 1489 1490
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
	else
		serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);

1491 1492 1493 1494 1495
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
	serial_out(up, UART_EFR, UART_EFR_ECB);
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, 0x0);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1496 1497
	serial_out(up, UART_DLL, up->dll);
	serial_out(up, UART_DLM, up->dlh);
1498 1499 1500 1501 1502 1503
	serial_out(up, UART_LCR, 0x0); /* Operational mode */
	serial_out(up, UART_IER, up->ier);
	serial_out(up, UART_FCR, up->fcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
	serial_out(up, UART_MCR, up->mcr);
	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1504
	serial_out(up, UART_OMAP_SCR, up->scr);
1505 1506
	serial_out(up, UART_EFR, up->efr);
	serial_out(up, UART_LCR, up->lcr);
1507 1508 1509 1510
	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
		serial_omap_mdr1_errataset(up, up->mdr1);
	else
		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1511 1512
}

1513 1514
static int serial_omap_runtime_suspend(struct device *dev)
{
1515 1516 1517 1518 1519 1520
	struct uart_omap_port *up = dev_get_drvdata(dev);
	struct omap_uart_port_info *pdata = dev->platform_data;

	if (!up)
		return -EINVAL;

1521
	if (!pdata)
1522 1523
		return 0;

1524
	up->context_loss_cnt = serial_omap_get_context_loss_count(up);
1525

1526 1527
	if (device_may_wakeup(dev)) {
		if (!up->wakeups_enabled) {
1528
			serial_omap_enable_wakeup(up, true);
1529 1530 1531 1532
			up->wakeups_enabled = true;
		}
	} else {
		if (up->wakeups_enabled) {
1533
			serial_omap_enable_wakeup(up, false);
1534 1535 1536 1537
			up->wakeups_enabled = false;
		}
	}

1538 1539 1540
	up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
	schedule_work(&up->qos_work);

1541 1542 1543
	return 0;
}

1544 1545
static int serial_omap_runtime_resume(struct device *dev)
{
1546
	struct uart_omap_port *up = dev_get_drvdata(dev);
1547
	struct omap_uart_port_info *pdata = dev->platform_data;
1548

1549
	if (up && pdata) {
1550
			u32 loss_cnt = serial_omap_get_context_loss_count(up);
1551 1552 1553

			if (up->context_loss_cnt != loss_cnt)
				serial_omap_restore_context(up);
1554

1555 1556
		up->latency = up->calc_latency;
		schedule_work(&up->qos_work);
1557
	}
1558

1559 1560
	return 0;
}
1561 1562 1563 1564 1565 1566 1567 1568
#endif

static const struct dev_pm_ops serial_omap_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
	SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
				serial_omap_runtime_resume, NULL)
};

1569 1570 1571 1572 1573 1574 1575 1576 1577
#if defined(CONFIG_OF)
static const struct of_device_id omap_serial_of_match[] = {
	{ .compatible = "ti,omap2-uart" },
	{ .compatible = "ti,omap3-uart" },
	{ .compatible = "ti,omap4-uart" },
	{},
};
MODULE_DEVICE_TABLE(of, omap_serial_of_match);
#endif
1578 1579 1580

static struct platform_driver serial_omap_driver = {
	.probe          = serial_omap_probe,
1581
	.remove         = __devexit_p(serial_omap_remove),
1582 1583
	.driver		= {
		.name	= DRIVER_NAME,
1584
		.pm	= &serial_omap_dev_pm_ops,
1585
		.of_match_table = of_match_ptr(omap_serial_of_match),
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
	},
};

static int __init serial_omap_init(void)
{
	int ret;

	ret = uart_register_driver(&serial_omap_reg);
	if (ret != 0)
		return ret;
	ret = platform_driver_register(&serial_omap_driver);
	if (ret != 0)
		uart_unregister_driver(&serial_omap_reg);
	return ret;
}

static void __exit serial_omap_exit(void)
{
	platform_driver_unregister(&serial_omap_driver);
	uart_unregister_driver(&serial_omap_reg);
}

module_init(serial_omap_init);
module_exit(serial_omap_exit);

MODULE_DESCRIPTION("OMAP High Speed UART driver");
MODULE_LICENSE("GPL");
MODULE_AUTHOR("Texas Instruments Inc");