cx231xx-avcore.c 82.1 KB
Newer Older
1
/*
2 3
   cx231xx_avcore.c - driver for Conexant Cx23100/101/102
		      USB video capture devices
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41

   Copyright (C) 2008 <srinivasa.deevi at conexant dot com>

   This program contains the specific code to control the avdecoder chip and
   other related usb control functions for cx231xx based chipset.

   This program is free software; you can redistribute it and/or modify
   it under the terms of the GNU General Public License as published by
   the Free Software Foundation; either version 2 of the License, or
   (at your option) any later version.

   This program is distributed in the hope that it will be useful,
   but WITHOUT ANY WARRANTY; without even the implied warranty of
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   GNU General Public License for more details.

   You should have received a copy of the GNU General Public License
   along with this program; if not, write to the Free Software
   Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/init.h>
#include <linux/list.h>
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/bitmap.h>
#include <linux/usb.h>
#include <linux/i2c.h>
#include <linux/version.h>
#include <linux/mm.h>
#include <linux/mutex.h>

#include <media/v4l2-common.h>
#include <media/v4l2-ioctl.h>
#include <media/v4l2-chip-ident.h>

#include "cx231xx.h"

42 43 44
/******************************************************************************
 *            C O L I B R I - B L O C K    C O N T R O L   functions          *
 ********************************************************************* ********/
45 46
int cx231xx_colibri_init_super_block(struct cx231xx *dev, u32 ref_count)
{
47 48 49 50 51 52 53
	int status = 0;
	u8 temp = 0;
	u32 colibri_power_status = 0;
	int i = 0;

	/* super block initialize */
	temp = (u8) (ref_count & 0xff);
54 55
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
					SUP_BLK_TUNE2, 2, temp, 1);
56

57 58 59
	status = cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
				       SUP_BLK_TUNE2, 2,
				       &colibri_power_status, 1);
60 61 62

	temp = (u8) ((ref_count & 0x300) >> 8);
	temp |= 0x40;
63 64 65 66
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
					SUP_BLK_TUNE1, 2, temp, 1);
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
					SUP_BLK_PLL2, 2, 0x0f, 1);
67 68 69

	/* enable pll     */
	while (colibri_power_status != 0x18) {
70 71 72 73 74
		status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
						SUP_BLK_PWRDN, 2, 0x18, 1);
		status = cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
					       SUP_BLK_PWRDN, 2,
					       &colibri_power_status, 1);
75 76
		colibri_power_status &= 0xff;
		if (status < 0) {
77
			cx231xx_info(": Init Super Block failed in sending/receiving cmds\n");
78 79 80 81
			break;
		}
		i++;
		if (i == 10) {
82
			cx231xx_info(": Init Super Block force break in loop !!!!\n");
83 84 85 86 87 88 89 90 91
			status = -1;
			break;
		}
	}

	if (status < 0)
		return status;

	/* start tuning filter */
92 93
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
					SUP_BLK_TUNE3, 2, 0x40, 1);
94 95 96 97 98 99 100 101
	msleep(5);

	/* exit tuning */
	status =
	    cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS, SUP_BLK_TUNE3,
				   2, 0x00, 1);

	return status;
102 103 104 105
}

int cx231xx_colibri_init_channels(struct cx231xx *dev)
{
106 107 108
	int status = 0;

	/* power up all 3 channels, clear pd_buffer */
109
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
110
				   ADC_PWRDN_CLAMP_CH1, 2, 0x00, 1);
111
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
112
				   ADC_PWRDN_CLAMP_CH2, 2, 0x00, 1);
113
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
114 115 116
				   ADC_PWRDN_CLAMP_CH3, 2, 0x00, 1);

	/* Enable quantizer calibration */
117 118
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
					ADC_COM_QUANT, 2, 0x02, 1);
119 120

	/* channel initialize, force modulator (fb) reset */
121
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
122
				   ADC_FB_FRCRST_CH1, 2, 0x17, 1);
123
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
124
				   ADC_FB_FRCRST_CH2, 2, 0x17, 1);
125
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
126 127 128
				   ADC_FB_FRCRST_CH3, 2, 0x17, 1);

	/* start quantilizer calibration  */
129
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
130
				   ADC_CAL_ATEST_CH1, 2, 0x10, 1);
131
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
132
				   ADC_CAL_ATEST_CH2, 2, 0x10, 1);
133
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
134 135 136 137
				   ADC_CAL_ATEST_CH3, 2, 0x10, 1);
	msleep(5);

	/* exit modulator (fb) reset */
138
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
139
				   ADC_FB_FRCRST_CH1, 2, 0x07, 1);
140
	status =  cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
141
				   ADC_FB_FRCRST_CH2, 2, 0x07, 1);
142
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
143 144 145
				   ADC_FB_FRCRST_CH3, 2, 0x07, 1);

	/* enable the pre_clamp in each channel for single-ended input */
146
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
147
				   ADC_NTF_PRECLMP_EN_CH1, 2, 0xf0, 1);
148
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
149
				   ADC_NTF_PRECLMP_EN_CH2, 2, 0xf0, 1);
150
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
151 152 153
				   ADC_NTF_PRECLMP_EN_CH3, 2, 0xf0, 1);

	/* use diode instead of resistor, so set term_en to 0, res_en to 0  */
154
	status = cx231xx_reg_mask_write(dev, Colibri_DEVICE_ADDRESS, 8,
155
				   ADC_QGAIN_RES_TRM_CH1, 3, 7, 0x00);
156
	status = cx231xx_reg_mask_write(dev, Colibri_DEVICE_ADDRESS, 8,
157
				   ADC_QGAIN_RES_TRM_CH2, 3, 7, 0x00);
158
	status = cx231xx_reg_mask_write(dev, Colibri_DEVICE_ADDRESS, 8,
159 160 161
				   ADC_QGAIN_RES_TRM_CH3, 3, 7, 0x00);

	/* dynamic element matching off */
162
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
163
				   ADC_DCSERVO_DEM_CH1, 2, 0x03, 1);
164
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
165
				   ADC_DCSERVO_DEM_CH2, 2, 0x03, 1);
166
	status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
167 168 169
				   ADC_DCSERVO_DEM_CH3, 2, 0x03, 1);

	return status;
170 171 172 173
}

int cx231xx_colibri_setup_AFE_for_baseband(struct cx231xx *dev)
{
174 175
	u32 c_value = 0;
	int status = 0;
176

177 178 179 180 181 182 183
	status =
	    cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
				  ADC_PWRDN_CLAMP_CH2, 2, &c_value, 1);
	c_value &= (~(0x50));
	status =
	    cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
				   ADC_PWRDN_CLAMP_CH2, 2, c_value, 1);
184

185
	return status;
186 187 188 189 190 191 192 193 194 195
}

/*
	we have 3 channel
	channel 1 ----- pin 1  to pin4(in reg is 1-4)
	channel 2 ----- pin 5  to pin8(in reg is 5-8)
	channel 3 ----- pin 9 to pin 12(in reg is 9-11)
*/
int cx231xx_colibri_set_input_mux(struct cx231xx *dev, u32 input_mux)
{
196 197 198 199 200 201 202 203 204 205 206 207 208
	u8 ch1_setting = (u8) input_mux;
	u8 ch2_setting = (u8) (input_mux >> 8);
	u8 ch3_setting = (u8) (input_mux >> 16);
	int status = 0;
	u32 value = 0;

	if (ch1_setting != 0) {
		status =
		    cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
					  ADC_INPUT_CH1, 2, &value, 1);
		value &= (!INPUT_SEL_MASK);
		value |= (ch1_setting - 1) << 4;
		value &= 0xff;
209
		status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
210 211 212 213 214 215 216 217 218 219
					   ADC_INPUT_CH1, 2, value, 1);
	}

	if (ch2_setting != 0) {
		status =
		    cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
					  ADC_INPUT_CH2, 2, &value, 1);
		value &= (!INPUT_SEL_MASK);
		value |= (ch2_setting - 1) << 4;
		value &= 0xff;
220
		status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
221 222 223
					   ADC_INPUT_CH2, 2, value, 1);
	}

224 225
	/* For ch3_setting, the value to put in the register is
	   7 less than the input number */
226
	if (ch3_setting != 0) {
227
		status = cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
228 229 230 231
					  ADC_INPUT_CH3, 2, &value, 1);
		value &= (!INPUT_SEL_MASK);
		value |= (ch3_setting - 1) << 4;
		value &= 0xff;
232
		status = cx231xx_write_i2c_data(dev, Colibri_DEVICE_ADDRESS,
233 234 235 236
					   ADC_INPUT_CH3, 2, value, 1);
	}

	return status;
237 238 239 240
}

int cx231xx_colibri_set_mode(struct cx231xx *dev, enum AFE_MODE mode)
{
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	int status = 0;

	switch (mode) {
	case AFE_MODE_LOW_IF:
		/* SetupAFEforLowIF();  */
		break;
	case AFE_MODE_BASEBAND:
		status = cx231xx_colibri_setup_AFE_for_baseband(dev);
		break;
	case AFE_MODE_EU_HI_IF:
		/* SetupAFEforEuHiIF(); */
		break;
	case AFE_MODE_US_HI_IF:
		/* SetupAFEforUsHiIF(); */
		break;
	case AFE_MODE_JAPAN_HI_IF:
		/* SetupAFEforJapanHiIF(); */
		break;
	}

261 262
	if ((mode != dev->colibri_mode) && (dev->video_input == CX231XX_VMUX_TELEVISION))
		status = cx231xx_colibri_adjust_ref_count(dev,
263 264 265 266 267
						     CX231XX_VMUX_TELEVISION);

	dev->colibri_mode = mode;

	return status;
268 269 270 271 272
}

/* For power saving in the EVK */
int cx231xx_colibri_update_power_control(struct cx231xx *dev, AV_MODE avmode)
{
273 274 275 276 277 278 279 280 281
	u32 colibri_power_status = 0;
	int status = 0;

	switch (dev->model) {
	case CX231XX_BOARD_CNXT_RDE_250:
	case CX231XX_BOARD_CNXT_RDU_250:

		if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
			while (colibri_power_status != 0x18) {
282 283 284 285 286 287 288 289 290
				status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							SUP_BLK_PWRDN, 2,
							0x18, 1);
				status = cx231xx_read_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							SUP_BLK_PWRDN, 2,
							&colibri_power_status,
							1);
291 292 293 294
				if (status < 0)
					break;
			}

295 296
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
297 298
						   ADC_PWRDN_CLAMP_CH1, 2, 0x00,
						   1);
299 300
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
301 302
						   ADC_PWRDN_CLAMP_CH2, 2, 0x00,
						   1);
303 304
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
305 306 307
						   ADC_PWRDN_CLAMP_CH3, 2, 0x00,
						   1);
		} else if (avmode == POLARIS_AVMODE_DIGITAL) {
308 309
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
310 311
						   ADC_PWRDN_CLAMP_CH1, 2, 0x70,
						   1);
312 313
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
314 315
						   ADC_PWRDN_CLAMP_CH2, 2, 0x70,
						   1);
316 317
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
318 319 320
						   ADC_PWRDN_CLAMP_CH3, 2, 0x70,
						   1);

321 322
			status = cx231xx_read_i2c_data(dev,
						  Colibri_DEVICE_ADDRESS,
323 324 325
						  SUP_BLK_PWRDN, 2,
						  &colibri_power_status, 1);
			colibri_power_status |= 0x07;
326 327
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
328 329 330 331 332
						   SUP_BLK_PWRDN, 2,
						   colibri_power_status, 1);
		} else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {

			while (colibri_power_status != 0x18) {
333 334 335 336 337 338 339 340 341
				status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							SUP_BLK_PWRDN, 2,
							0x18, 1);
				status = cx231xx_read_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							SUP_BLK_PWRDN, 2,
							&colibri_power_status,
							1);
342 343 344 345
				if (status < 0)
					break;
			}

346 347
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
348 349
						   ADC_PWRDN_CLAMP_CH1, 2, 0x00,
						   1);
350 351
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
352 353
						   ADC_PWRDN_CLAMP_CH2, 2, 0x00,
						   1);
354 355
			status = cx231xx_write_i2c_data(dev,
						   Colibri_DEVICE_ADDRESS,
356 357 358 359 360 361 362 363 364 365
						   ADC_PWRDN_CLAMP_CH3, 2, 0x00,
						   1);
		} else {
			cx231xx_info("Invalid AV mode input\n");
			status = -1;
		}
		break;
	default:
		if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
			while (colibri_power_status != 0x18) {
366 367 368 369 370 371 372 373 374
				status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							SUP_BLK_PWRDN, 2,
							0x18, 1);
				status = cx231xx_read_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							SUP_BLK_PWRDN, 2,
							&colibri_power_status,
							1);
375 376 377 378
				if (status < 0)
					break;
			}

379 380 381 382 383 384 385 386 387 388 389 390
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							ADC_PWRDN_CLAMP_CH1, 2,
							0x40, 1);
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							ADC_PWRDN_CLAMP_CH2, 2,
							0x40, 1);
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							ADC_PWRDN_CLAMP_CH3, 2,
							0x00, 1);
391
		} else if (avmode == POLARIS_AVMODE_DIGITAL) {
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							ADC_PWRDN_CLAMP_CH1, 2,
							0x70, 1);
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							ADC_PWRDN_CLAMP_CH2, 2,
							0x70, 1);
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							ADC_PWRDN_CLAMP_CH3, 2,
							0x70, 1);

			status = cx231xx_read_i2c_data(dev,
						       Colibri_DEVICE_ADDRESS,
						       SUP_BLK_PWRDN, 2,
						       &colibri_power_status,
						       1);
410
			colibri_power_status |= 0x07;
411 412 413 414 415
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							SUP_BLK_PWRDN, 2,
							colibri_power_status,
							1);
416 417
		} else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
			while (colibri_power_status != 0x18) {
418 419 420 421 422 423 424 425 426
				status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							SUP_BLK_PWRDN, 2,
							0x18, 1);
				status = cx231xx_read_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							SUP_BLK_PWRDN, 2,
							&colibri_power_status,
							1);
427 428 429 430
				if (status < 0)
					break;
			}

431 432 433 434 435 436 437 438 439 440 441 442
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							ADC_PWRDN_CLAMP_CH1, 2,
							0x00, 1);
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							ADC_PWRDN_CLAMP_CH2, 2,
							0x00, 1);
			status = cx231xx_write_i2c_data(dev,
							Colibri_DEVICE_ADDRESS,
							ADC_PWRDN_CLAMP_CH3, 2,
							0x40, 1);
443 444 445 446 447 448 449
		} else {
			cx231xx_info("Invalid AV mode input\n");
			status = -1;
		}
	}			/* switch  */

	return status;
450 451 452 453
}

int cx231xx_colibri_adjust_ref_count(struct cx231xx *dev, u32 video_input)
{
454 455 456 457 458 459 460
	u32 input_mode = 0;
	u32 ntf_mode = 0;
	int status = 0;

	dev->video_input = video_input;

	if (video_input == CX231XX_VMUX_TELEVISION) {
461
		status = cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
462
					  ADC_INPUT_CH3, 2, &input_mode, 1);
463
		status = cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
464 465 466
					  ADC_NTF_PRECLMP_EN_CH3, 2, &ntf_mode,
					  1);
	} else {
467
		status = cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
468
					  ADC_INPUT_CH1, 2, &input_mode, 1);
469
		status = cx231xx_read_i2c_data(dev, Colibri_DEVICE_ADDRESS,
470 471 472
					  ADC_NTF_PRECLMP_EN_CH1, 2, &ntf_mode,
					  1);
	}
473

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	input_mode = (ntf_mode & 0x3) | ((input_mode & 0x6) << 1);

	switch (input_mode) {
	case SINGLE_ENDED:
		dev->colibri_ref_count = 0x23C;
		break;
	case LOW_IF:
		dev->colibri_ref_count = 0x24C;
		break;
	case EU_IF:
		dev->colibri_ref_count = 0x258;
		break;
	case US_IF:
		dev->colibri_ref_count = 0x260;
		break;
	default:
		break;
	}

	status = cx231xx_colibri_init_super_block(dev, dev->colibri_ref_count);
494

495 496
	return status;
}
497

498 499 500
/******************************************************************************
 *     V I D E O / A U D I O    D E C O D E R    C O N T R O L   functions    *
 ******************************************++**********************************/
501 502
int cx231xx_set_video_input_mux(struct cx231xx *dev, u8 input)
{
503 504 505 506 507 508 509
	int status = 0;

	switch (INPUT(input)->type) {
	case CX231XX_VMUX_COMPOSITE1:
	case CX231XX_VMUX_SVIDEO:
		if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
		    (dev->power_mode != POLARIS_AVMODE_ENXTERNAL_AV)) {
510 511 512
			/* External AV */
			status = cx231xx_set_power_mode(dev,
					POLARIS_AVMODE_ENXTERNAL_AV);
513
			if (status < 0) {
514
				cx231xx_errdev("%s: cx231xx_set_power_mode : Failed to set Power - errCode [%d]!\n",
515 516 517 518
				     __func__, status);
				return status;
			}
		}
519 520 521
		status = cx231xx_set_decoder_video_input(dev,
							 INPUT(input)->type,
							 INPUT(input)->vmux);
522 523 524 525 526
		break;
	case CX231XX_VMUX_TELEVISION:
	case CX231XX_VMUX_CABLE:
		if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
		    (dev->power_mode != POLARIS_AVMODE_ANALOGT_TV)) {
527 528 529
			/* Tuner */
			status = cx231xx_set_power_mode(dev,
						POLARIS_AVMODE_ANALOGT_TV);
530
			if (status < 0) {
531
				cx231xx_errdev("%s: cx231xx_set_power_mode : Failed to set Power - errCode [%d]!\n",
532 533 534 535
				     __func__, status);
				return status;
			}
		}
536 537 538
		status = cx231xx_set_decoder_video_input(dev,
							CX231XX_VMUX_COMPOSITE1,
							INPUT(input)->vmux);
539 540
		break;
	default:
541
		cx231xx_errdev("%s: cx231xx_set_power_mode : Unknown Input %d !\n",
542 543 544 545 546 547 548 549
		     __func__, INPUT(input)->type);
		break;
	}

	/* save the selection */
	dev->video_input = input;

	return status;
550 551 552 553
}

int cx231xx_set_decoder_video_input(struct cx231xx *dev, u8 pin_type, u8 input)
{
554 555 556 557 558 559
	int status = 0;
	u32 value = 0;

	if (pin_type != dev->video_input) {
		status = cx231xx_colibri_adjust_ref_count(dev, pin_type);
		if (status < 0) {
560
			cx231xx_errdev("%s: cx231xx_colibri_adjust_ref_count :Failed to set Colibri input mux - errCode [%d]!\n",
561 562 563 564
			     __func__, status);
			return status;
		}
	}
565

566 567 568
	/* call colibri block to set video inputs */
	status = cx231xx_colibri_set_input_mux(dev, input);
	if (status < 0) {
569
		cx231xx_errdev("%s: cx231xx_colibri_set_input_mux :Failed to set Colibri input mux - errCode [%d]!\n",
570 571 572 573 574 575
		     __func__, status);
		return status;
	}

	switch (pin_type) {
	case CX231XX_VMUX_COMPOSITE1:
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
		status = cx231xx_read_i2c_data(dev,
						HAMMERHEAD_I2C_ADDRESS,
						AFE_CTRL, 2, &value, 4);
		value |= (0 << 13) | (1 << 4);
		value &= ~(1 << 5);

		value &= (~(0x1ff8000));	/* set [24:23] [22:15] to 0  */
		value |= 0x1000000;	/* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0  */
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
						AFE_CTRL, 2, value, 4);

		status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
						OUT_CTRL1, 2, &value, 4);
		value |= (1 << 7);
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
						OUT_CTRL1, 2, value, 4);

		/* Set vip 1.1 output mode */
		status = cx231xx_read_modify_write_i2c_dword(dev,
							HAMMERHEAD_I2C_ADDRESS,
							OUT_CTRL1,
							FLD_OUT_MODE,
							OUT_MODE_VIP11);

		/* Tell DIF object to go to baseband mode  */
		status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
		if (status < 0) {
			cx231xx_errdev("%s: cx231xx_dif set to By pass mode - errCode [%d]!\n",
				__func__, status);
			return status;
		}

		/* Read the DFE_CTRL1 register */
		status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
						DFE_CTRL1, 2, &value, 4);

		/* enable the VBI_GATE_EN */
		value |= FLD_VBI_GATE_EN;

		/* Enable the auto-VGA enable */
		value |= FLD_VGA_AUTO_EN;

		/* Write it back */
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
						DFE_CTRL1, 2, value, 4);

		/* Disable auto config of registers */
		status = cx231xx_read_modify_write_i2c_dword(dev,
					HAMMERHEAD_I2C_ADDRESS,
					MODE_CTRL, FLD_ACFG_DIS,
					cx231xx_set_field(FLD_ACFG_DIS, 1));

		/* Set CVBS input mode */
		status = cx231xx_read_modify_write_i2c_dword(dev,
			HAMMERHEAD_I2C_ADDRESS,
			MODE_CTRL, FLD_INPUT_MODE,
			cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
		break;
	case CX231XX_VMUX_SVIDEO:
		/* Disable the use of  DIF */

		status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					       AFE_CTRL, 2, &value, 4);

		value &= (~(0x1ff8000));	/* set [24:23] [22:15] to 0 */
		value |= 0x1000010;	/* set FUNC_MODE[24:23] = 2
						IF_MOD[22:15] = 0 DCR_BYP_CH2[4:4] = 1; */
		status = cx231xx_write_i2c_data(dev,
						HAMMERHEAD_I2C_ADDRESS,
						AFE_CTRL, 2, value, 4);

		/* Tell DIF object to go to baseband mode */
		status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
		if (status < 0) {
			cx231xx_errdev("%s: cx231xx_dif set to By pass mode - errCode [%d]!\n",
				__func__, status);
			return status;
		}

		/* Read the DFE_CTRL1 register */
		status = cx231xx_read_i2c_data(dev,
					       HAMMERHEAD_I2C_ADDRESS,
					       DFE_CTRL1, 2, &value, 4);

		/* enable the VBI_GATE_EN */
		value |= FLD_VBI_GATE_EN;

		/* Enable the auto-VGA enable */
		value |= FLD_VGA_AUTO_EN;

		/* Write it back */
		status = cx231xx_write_i2c_data(dev,
						HAMMERHEAD_I2C_ADDRESS,
						DFE_CTRL1, 2, value, 4);

		/* Disable auto config of registers  */
		status =  cx231xx_read_modify_write_i2c_dword(dev,
					HAMMERHEAD_I2C_ADDRESS,
					MODE_CTRL, FLD_ACFG_DIS,
					cx231xx_set_field(FLD_ACFG_DIS, 1));

		/* Set YC input mode */
		status = cx231xx_read_modify_write_i2c_dword(dev,
			HAMMERHEAD_I2C_ADDRESS,
			MODE_CTRL,
			FLD_INPUT_MODE,
			cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_YC_1));

		/* Chroma to ADC2 */
		status = cx231xx_read_i2c_data(dev,
						HAMMERHEAD_I2C_ADDRESS,
						AFE_CTRL, 2, &value, 4);
		value |= FLD_CHROMA_IN_SEL;	/* set the chroma in select */

		/* Clear VGA_SEL_CH2 and VGA_SEL_CH3 (bits 7 and 8)
		   This sets them to use video
		   rather than audio.  Only one of the two will be in use. */
		value &= ~(FLD_VGA_SEL_CH2 | FLD_VGA_SEL_CH3);

		status = cx231xx_write_i2c_data(dev,
						HAMMERHEAD_I2C_ADDRESS,
						AFE_CTRL, 2, value, 4);

		status = cx231xx_colibri_set_mode(dev, AFE_MODE_BASEBAND);
		break;
	case CX231XX_VMUX_TELEVISION:
	case CX231XX_VMUX_CABLE:
	default:
		switch (dev->model) {
		case CX231XX_BOARD_CNXT_RDE_250:
		case CX231XX_BOARD_CNXT_RDU_250:
			/* Disable the use of  DIF   */

			status = cx231xx_read_i2c_data(dev,
						       HAMMERHEAD_I2C_ADDRESS,
						       AFE_CTRL, 2,
						       &value, 4);
713 714 715
			value |= (0 << 13) | (1 << 4);
			value &= ~(1 << 5);

716 717 718 719 720 721
			value &= (~(0x1FF8000));	/* set [24:23] [22:15] to 0 */
			value |= 0x1000000;	/* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
			status = cx231xx_write_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							AFE_CTRL, 2,
							value, 4);
722

723 724 725 726
			status = cx231xx_read_i2c_data(dev,
						       HAMMERHEAD_I2C_ADDRESS,
						       OUT_CTRL1, 2,
						       &value, 4);
727
			value |= (1 << 7);
728 729 730 731
			status = cx231xx_write_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							OUT_CTRL1, 2,
							value, 4);
732 733

			/* Set vip 1.1 output mode */
734 735 736 737
			status = cx231xx_read_modify_write_i2c_dword(dev,
							HAMMERHEAD_I2C_ADDRESS,
							OUT_CTRL1, FLD_OUT_MODE,
							OUT_MODE_VIP11);
738

739 740 741
			/* Tell DIF object to go to baseband mode */
			status = cx231xx_dif_set_standard(dev,
							  DIF_USE_BASEBAND);
742
			if (status < 0) {
743 744
				cx231xx_errdev("%s: cx231xx_dif set to By pass mode - errCode [%d]!\n",
					__func__, status);
745 746 747 748
				return status;
			}

			/* Read the DFE_CTRL1 register */
749 750 751 752
			status = cx231xx_read_i2c_data(dev,
						       HAMMERHEAD_I2C_ADDRESS,
						       DFE_CTRL1, 2,
						       &value, 4);
753 754 755 756 757 758 759 760

			/* enable the VBI_GATE_EN */
			value |= FLD_VBI_GATE_EN;

			/* Enable the auto-VGA enable */
			value |= FLD_VGA_AUTO_EN;

			/* Write it back */
761 762 763 764
			status = cx231xx_write_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							DFE_CTRL1, 2,
							value, 4);
765 766

			/* Disable auto config of registers */
767 768 769 770
			status = cx231xx_read_modify_write_i2c_dword(dev,
					HAMMERHEAD_I2C_ADDRESS,
					MODE_CTRL, FLD_ACFG_DIS,
					cx231xx_set_field(FLD_ACFG_DIS, 1));
771 772

			/* Set CVBS input mode */
773 774 775 776 777 778 779
			status = cx231xx_read_modify_write_i2c_dword(dev,
				HAMMERHEAD_I2C_ADDRESS,
				MODE_CTRL, FLD_INPUT_MODE,
				cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
			break;
		default:
			/* Enable the DIF for the tuner */
780

781 782
			/* Reinitialize the DIF */
			status = cx231xx_dif_set_standard(dev, dev->norm);
783
			if (status < 0) {
784 785
				cx231xx_errdev("%s: cx231xx_dif set to By pass mode - errCode [%d]!\n",
					__func__, status);
786 787 788
				return status;
			}

789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
			/* Make sure bypass is cleared */
			status = cx231xx_read_i2c_data(dev,
						      HAMMERHEAD_I2C_ADDRESS,
						      DIF_MISC_CTRL,
						      2, &value, 4);

			/* Clear the bypass bit */
			value &= ~FLD_DIF_DIF_BYPASS;

			/* Enable the use of the DIF block */
			status = cx231xx_write_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							DIF_MISC_CTRL,
							2, value, 4);

804
			/* Read the DFE_CTRL1 register */
805 806 807 808
			status = cx231xx_read_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							DFE_CTRL1, 2,
							&value, 4);
809

810 811
			/* Disable the VBI_GATE_EN */
			value &= ~FLD_VBI_GATE_EN;
812

813 814 815
			/* Enable the auto-VGA enable, AGC, and
			   set the skip count to 2 */
			value |= FLD_VGA_AUTO_EN | FLD_AGC_AUTO_EN | 0x00200000;
816 817

			/* Write it back */
818 819 820 821
			status = cx231xx_write_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							DFE_CTRL1, 2,
							value, 4);
822

823 824
			/* Wait 15 ms */
			msleep(1);
825

826 827
			/* Disable the auto-VGA enable AGC */
			value &= ~(FLD_VGA_AUTO_EN);
828

829 830 831 832 833
			/* Write it back */
			status = cx231xx_write_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							DFE_CTRL1, 2,
							value, 4);
834

835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
			/* Enable Polaris B0 AGC output */
			status = cx231xx_read_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							PIN_CTRL, 2,
							&value, 4);
			value |= (FLD_OEF_AGC_RF) |
				 (FLD_OEF_AGC_IFVGA) |
				 (FLD_OEF_AGC_IF);
			status = cx231xx_write_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							PIN_CTRL, 2,
							value, 4);

			/* Set vip 1.1 output mode */
			status = cx231xx_read_modify_write_i2c_dword(dev,
						HAMMERHEAD_I2C_ADDRESS,
						OUT_CTRL1, FLD_OUT_MODE,
						OUT_MODE_VIP11);

			/* Disable auto config of registers */
			status = cx231xx_read_modify_write_i2c_dword(dev,
					HAMMERHEAD_I2C_ADDRESS,
					MODE_CTRL, FLD_ACFG_DIS,
					cx231xx_set_field(FLD_ACFG_DIS, 1));

			/* Set CVBS input mode */
			status = cx231xx_read_modify_write_i2c_dword(dev,
				HAMMERHEAD_I2C_ADDRESS,
				MODE_CTRL, FLD_INPUT_MODE,
				cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));

			/* Set some bits in AFE_CTRL so that channel 2 or 3 is ready to receive audio */
			/* Clear clamp for channels 2 and 3      (bit 16-17) */
			/* Clear droop comp                      (bit 19-20) */
			/* Set VGA_SEL (for audio control)       (bit 7-8) */
			status = cx231xx_read_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							AFE_CTRL, 2,
							&value, 4);

			value |= FLD_VGA_SEL_CH3 | FLD_VGA_SEL_CH2;

			status = cx231xx_write_i2c_data(dev,
							HAMMERHEAD_I2C_ADDRESS,
							AFE_CTRL, 2,
							value, 4);
			break;
882 883 884 885 886 887

		}
		break;
	}

	/* Set raw VBI mode */
888 889 890 891
	status = cx231xx_read_modify_write_i2c_dword(dev,
				HAMMERHEAD_I2C_ADDRESS,
				OUT_CTRL1, FLD_VBIHACTRAW_EN,
				cx231xx_set_field(FLD_VBIHACTRAW_EN, 1));
892

893 894 895
	status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
				       OUT_CTRL1, 2,
				       &value, 4);
896 897
	if (value & 0x02) {
		value |= (1 << 19);
898
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
899 900 901 902
					   OUT_CTRL1, 2, value, 4);
	}

	return status;
903 904 905 906 907 908 909 910
}

/*
 * Handle any video-mode specific overrides that are different on a per video standards
 * basis after touching the MODE_CTRL register which resets many values for autodetect
 */
int cx231xx_do_mode_ctrl_overrides(struct cx231xx *dev)
{
911 912 913 914 915 916
	int status = 0;

	cx231xx_info("do_mode_ctrl_overrides : 0x%x\n",
		     (unsigned int)dev->norm);

	/* Change the DFE_CTRL3 bp_percent to fix flagging */
917 918 919
	status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					DFE_CTRL3, 2,
					0xCD3F0280, 4);
920 921 922 923

	if (dev->norm & (V4L2_STD_NTSC_M | V4L2_STD_NTSC_M_JP | V4L2_STD_PAL_M)) {
		cx231xx_info("do_mode_ctrl_overrides NTSC\n");

924 925 926
		/* Move the close caption lines out of active video,
		   adjust the active video start point */
		status = cx231xx_read_modify_write_i2c_dword(dev,
927 928 929
							HAMMERHEAD_I2C_ADDRESS,
							VERT_TIM_CTRL,
							FLD_VBLANK_CNT, 0x18);
930
		status = cx231xx_read_modify_write_i2c_dword(dev,
931 932 933 934
							HAMMERHEAD_I2C_ADDRESS,
							VERT_TIM_CTRL,
							FLD_VACTIVE_CNT,
							0x1E6000);
935
		status = cx231xx_read_modify_write_i2c_dword(dev,
936 937 938 939 940
							HAMMERHEAD_I2C_ADDRESS,
							VERT_TIM_CTRL,
							FLD_V656BLANK_CNT,
							0x1E000000);

941
		status = cx231xx_read_modify_write_i2c_dword(dev,
942 943 944 945 946
							HAMMERHEAD_I2C_ADDRESS,
							HORIZ_TIM_CTRL,
							FLD_HBLANK_CNT,
							cx231xx_set_field
							(FLD_HBLANK_CNT, 0x79));
947 948 949
	} else if (dev->norm & (V4L2_STD_PAL_B | V4L2_STD_PAL_G |
				V4L2_STD_PAL_D | V4L2_STD_PAL_I |
				V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {
950
		cx231xx_info("do_mode_ctrl_overrides PAL\n");
951
		status = cx231xx_read_modify_write_i2c_dword(dev,
952 953 954 955
							HAMMERHEAD_I2C_ADDRESS,
							VERT_TIM_CTRL,
							FLD_VBLANK_CNT, 0x24);
		/* Adjust the active video horizontal start point */
956
		status = cx231xx_read_modify_write_i2c_dword(dev,
957 958 959 960 961
							HAMMERHEAD_I2C_ADDRESS,
							HORIZ_TIM_CTRL,
							FLD_HBLANK_CNT,
							cx231xx_set_field
							(FLD_HBLANK_CNT, 0x85));
962 963 964 965
	} else if (dev->norm & (V4L2_STD_SECAM_B  | V4L2_STD_SECAM_D |
				V4L2_STD_SECAM_G  | V4L2_STD_SECAM_K |
				V4L2_STD_SECAM_K1 | V4L2_STD_SECAM_L |
				V4L2_STD_SECAM_LC)) {
966
		cx231xx_info("do_mode_ctrl_overrides SECAM\n");
967
		status =  cx231xx_read_modify_write_i2c_dword(dev,
968 969 970 971
							HAMMERHEAD_I2C_ADDRESS,
							VERT_TIM_CTRL,
							FLD_VBLANK_CNT, 0x24);
		/* Adjust the active video horizontal start point */
972
		status = cx231xx_read_modify_write_i2c_dword(dev,
973 974 975 976 977 978 979 980
							HAMMERHEAD_I2C_ADDRESS,
							HORIZ_TIM_CTRL,
							FLD_HBLANK_CNT,
							cx231xx_set_field
							(FLD_HBLANK_CNT, 0x85));
	}

	return status;
981 982 983 984
}

int cx231xx_set_audio_input(struct cx231xx *dev, u8 input)
{
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
	int status = 0;
	enum AUDIO_INPUT ainput = AUDIO_INPUT_LINE;

	switch (INPUT(input)->amux) {
	case CX231XX_AMUX_VIDEO:
		ainput = AUDIO_INPUT_TUNER_TV;
		break;
	case CX231XX_AMUX_LINE_IN:
		status = cx231xx_flatiron_set_audio_input(dev, input);
		ainput = AUDIO_INPUT_LINE;
		break;
	default:
		break;
	}

	status = cx231xx_set_audio_decoder_input(dev, ainput);

	return status;
1003 1004
}

1005 1006
int cx231xx_set_audio_decoder_input(struct cx231xx *dev,
				    enum AUDIO_INPUT audio_input)
1007
{
1008 1009 1010 1011 1012 1013
	u32 dwval;
	int status;
	u32 gen_ctrl;
	u32 value = 0;

	/* Put it in soft reset   */
1014 1015
	status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
				       GENERAL_CTL, 2, &gen_ctrl, 1);
1016
	gen_ctrl |= 1;
1017 1018
	status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					GENERAL_CTL, 2, gen_ctrl, 1);
1019 1020 1021 1022

	switch (audio_input) {
	case AUDIO_INPUT_LINE:
		/* setup AUD_IO control from Merlin paralle output */
1023 1024 1025 1026 1027
		value = cx231xx_set_field(FLD_AUD_CHAN1_SRC,
					  AUD_CHAN_SRC_PARALLEL);
		status = cx231xx_write_i2c_data(dev,
						HAMMERHEAD_I2C_ADDRESS,
						AUD_IO_CTRL, 2, value, 4);
1028 1029 1030 1031

		/* setup input to Merlin, SRC2 connect to AC97
		   bypass upsample-by-2, slave mode, sony mode, left justify
		   adr 091c, dat 01000000 */
1032 1033
		status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					       AC97_CTL,
1034 1035
					  2, &dwval, 4);

1036
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1037 1038 1039 1040
					   AC97_CTL, 2,
					   (dwval | FLD_AC97_UP2X_BYPASS), 4);

		/* select the parallel1 and SRC3 */
1041 1042 1043 1044 1045 1046
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
				BAND_OUT_SEL, 2,
				cx231xx_set_field(FLD_SRC3_IN_SEL, 0x0) |
				cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x0) |
				cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x0),
				4);
1047 1048 1049

		/* unmute all, AC97 in, independence mode
		   adr 08d0, data 0x00063073 */
1050
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1051 1052 1053
					   PATH1_CTL1, 2, 0x00063073, 4);

		/* set AVC maximum threshold, adr 08d4, dat ffff0024 */
1054
		status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1055
					  PATH1_VOL_CTL, 2, &dwval, 4);
1056
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1057 1058 1059 1060 1061
					   PATH1_VOL_CTL, 2,
					   (dwval | FLD_PATH1_AVC_THRESHOLD),
					   4);

		/* set SC maximum threshold, adr 08ec, dat ffffb3a3 */
1062
		status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1063
					  PATH1_SC_CTL, 2, &dwval, 4);
1064
		status =  cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1065 1066 1067 1068 1069 1070 1071 1072
					   PATH1_SC_CTL, 2,
					   (dwval | FLD_PATH1_SC_THRESHOLD), 4);
		break;

	case AUDIO_INPUT_TUNER_TV:
	default:

		/* Setup SRC sources and clocks */
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
			BAND_OUT_SEL, 2,
			cx231xx_set_field(FLD_SRC6_IN_SEL, 0x00)         |
			cx231xx_set_field(FLD_SRC6_CLK_SEL, 0x01)        |
			cx231xx_set_field(FLD_SRC5_IN_SEL, 0x00)         |
			cx231xx_set_field(FLD_SRC5_CLK_SEL, 0x02)        |
			cx231xx_set_field(FLD_SRC4_IN_SEL, 0x02)         |
			cx231xx_set_field(FLD_SRC4_CLK_SEL, 0x03)        |
			cx231xx_set_field(FLD_SRC3_IN_SEL, 0x00)         |
			cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x00)        |
			cx231xx_set_field(FLD_BASEBAND_BYPASS_CTL, 0x00) |
			cx231xx_set_field(FLD_AC97_SRC_SEL, 0x03)        |
			cx231xx_set_field(FLD_I2S_SRC_SEL, 0x00)         |
			cx231xx_set_field(FLD_PARALLEL2_SRC_SEL, 0x02)   |
			cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x01), 4);
1088 1089

		/* Setup the AUD_IO control */
1090 1091 1092 1093 1094 1095 1096
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
			AUD_IO_CTRL, 2,
			cx231xx_set_field(FLD_I2S_PORT_DIR, 0x00)  |
			cx231xx_set_field(FLD_I2S_OUT_SRC, 0x00)   |
			cx231xx_set_field(FLD_AUD_CHAN3_SRC, 0x00) |
			cx231xx_set_field(FLD_AUD_CHAN2_SRC, 0x00) |
			cx231xx_set_field(FLD_AUD_CHAN1_SRC, 0x03), 4);
1097

1098
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1099 1100 1101 1102
					   PATH1_CTL1, 2, 0x1F063870, 4);

		/* setAudioStandard(_audio_standard); */

1103
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1104 1105 1106 1107
					   PATH1_CTL1, 2, 0x00063870, 4);
		switch (dev->model) {
		case CX231XX_BOARD_CNXT_RDE_250:
		case CX231XX_BOARD_CNXT_RDU_250:
1108 1109 1110 1111 1112
			status = cx231xx_read_modify_write_i2c_dword(dev,
					HAMMERHEAD_I2C_ADDRESS,
					CHIP_CTRL,
					FLD_SIF_EN,
					cx231xx_set_field(FLD_SIF_EN, 1));
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
			break;
		default:
			break;
		}
		break;

	case AUDIO_INPUT_TUNER_FM:
		/*  use SIF for FM radio
		   setupFM();
		   setAudioStandard(_audio_standard);
		 */
		break;

	case AUDIO_INPUT_MUTE:
1127
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1128 1129 1130
					   PATH1_CTL1, 2, 0x1F011012, 4);
		break;
	}
1131

1132
	/* Take it out of soft reset */
1133 1134
	status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
				       GENERAL_CTL, 2,  &gen_ctrl, 1);
1135
	gen_ctrl &= ~1;
1136 1137
	status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					GENERAL_CTL, 2, gen_ctrl, 1);
1138

1139 1140
	return status;
}
1141 1142 1143 1144 1145

/* Set resolution of the video */
int cx231xx_resolution_set(struct cx231xx *dev)
{
	int width, height;
1146 1147
	u32 hscale, vscale;
	int status = 0;
1148 1149 1150 1151

	width = dev->width;
	height = dev->height;

1152
	get_scale(dev, width, height, &hscale, &vscale);
1153

1154
	/* set horzontal scale */
1155 1156
	status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					HSCALE_CTRL, 2, hscale, 4);
1157

1158
	/* set vertical scale */
1159 1160
	status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					VSCALE_CTRL, 2, vscale, 4);
1161

1162
	return status;
1163 1164
}

1165 1166 1167
/******************************************************************************
 *                    C H I P Specific  C O N T R O L   functions             *
 ******************************************************************************/
1168 1169
int cx231xx_init_ctrl_pin_status(struct cx231xx *dev)
{
1170 1171
	u32 value;
	int status = 0;
1172

1173 1174
	status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS, PIN_CTRL,
				       2, &value, 4);
1175
	value |= (~dev->board.ctl_pin_status_mask);
1176 1177
	status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS, PIN_CTRL,
					2, value, 4);
1178

1179
	return status;
1180 1181
}

1182 1183
int cx231xx_set_agc_analog_digital_mux_select(struct cx231xx *dev,
					      u8 analog_or_digital)
1184
{
1185
	int status = 0;
1186

1187
	/* first set the direction to output */
1188 1189 1190
	status = cx231xx_set_gpio_direction(dev,
					    dev->board.
					    agc_analog_digital_select_gpio, 1);
1191

1192
	/* 0 - demod ; 1 - Analog mode */
1193
	status = cx231xx_set_gpio_value(dev,
1194 1195
				   dev->board.agc_analog_digital_select_gpio,
				   analog_or_digital);
1196

1197
	return status;
1198 1199 1200 1201
}

int cx231xx_enable_i2c_for_tuner(struct cx231xx *dev, u8 I2CIndex)
{
1202 1203
	u8 value[4] = { 0, 0, 0, 0 };
	int status = 0;
1204

1205
	cx231xx_info("Changing the i2c port for tuner to %d\n", I2CIndex);
1206

1207 1208
	status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER,
				       PWR_CTL_EN, value, 4);
1209 1210
	if (status < 0)
		return status;
1211

1212 1213 1214
	if (I2CIndex == I2C_1) {
		if (value[0] & I2C_DEMOD_EN) {
			value[0] &= ~I2C_DEMOD_EN;
1215
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
1216 1217 1218 1219 1220
						   PWR_CTL_EN, value, 4);
		}
	} else {
		if (!(value[0] & I2C_DEMOD_EN)) {
			value[0] |= I2C_DEMOD_EN;
1221
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
1222 1223 1224
						   PWR_CTL_EN, value, 4);
		}
	}
1225

1226
	return status;
1227 1228 1229

}

1230 1231 1232
/******************************************************************************
 *                 D I F - B L O C K    C O N T R O L   functions             *
 ******************************************************************************/
1233
int cx231xx_dif_configure_C2HH_for_low_IF(struct cx231xx *dev, u32 mode,
1234
					  u32 function_mode, u32 standard)
1235
{
1236 1237 1238 1239
	int status = 0;

	if (mode == V4L2_TUNER_RADIO) {
		/* C2HH */
1240 1241 1242 1243 1244 1245 1246 1247
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
				AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);	/* lo if big signal */
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
				AFE_CTRL_C2HH_SRC_CTRL, 23, 24, function_mode);	/* FUNC_MODE = DIF */
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
				AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xFF);	/* IF_MODE */
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
				AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);	/* no inv */
1248 1249 1250 1251 1252 1253 1254
	} else {
		switch (standard) {
		case V4L2_STD_NTSC_M:	/* 75 IRE Setup */
		case V4L2_STD_NTSC_M_JP:	/* Japan,  0 IRE Setup */
		case V4L2_STD_PAL_M:
		case V4L2_STD_PAL_N:
		case V4L2_STD_PAL_Nc:
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);	/* lo if big signal */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
					function_mode);	/* FUNC_MODE = DIF */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xb);	/* IF_MODE */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);	/* no inv */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AUD_IO_CTRL, 0, 31, 0x00000003);	/* 0x124, AUD_CHAN1_SRC = 0x3 */
1271 1272 1273 1274 1275
			break;

		case V4L2_STD_PAL_B:
		case V4L2_STD_PAL_G:
			/* C2HH setup */
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);	/* lo if big signal */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
					function_mode);	/* FUNC_MODE = DIF */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xE);	/* IF_MODE */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);	/* no inv */
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
			break;

		case V4L2_STD_PAL_D:
		case V4L2_STD_PAL_I:
		case V4L2_STD_SECAM_L:
		case V4L2_STD_SECAM_LC:
		case V4L2_STD_SECAM_B:
		case V4L2_STD_SECAM_D:
		case V4L2_STD_SECAM_G:
		case V4L2_STD_SECAM_K:
		case V4L2_STD_SECAM_K1:
			/* C2HH setup */
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);	/* lo if big signal */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
					function_mode);	/* FUNC_MODE = DIF */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xF);	/* IF_MODE */
			status = cx231xx_reg_mask_write(dev,
					HAMMERHEAD_I2C_ADDRESS, 32,
					AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);	/* no inv */
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
			break;

		case DIF_USE_BASEBAND:
		default:
			/* do nothing to config C2HH for baseband */
			break;
		}
	}

	return status;
1324 1325 1326 1327
}

int cx231xx_dif_set_standard(struct cx231xx *dev, u32 standard)
{
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	int status = 0;
	u32 dif_misc_ctrl_value = 0;
	u32 func_mode = 0;

	cx231xx_info("%s: setStandard to %x\n", __func__, standard);

	status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
				       DIF_MISC_CTRL, 2, &dif_misc_ctrl_value,
				       4);
	if (standard != DIF_USE_BASEBAND)
		dev->norm = standard;

	switch (dev->model) {
	case CX231XX_BOARD_CNXT_RDE_250:
	case CX231XX_BOARD_CNXT_RDU_250:
		func_mode = 0x03;
		break;
	default:
		func_mode = 0x01;
	}

1349
	status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
1350 1351 1352
						  func_mode, standard);

	if (standard == DIF_USE_BASEBAND) {	/* base band */
1353 1354
		/* There is a different SRC_PHASE_INC value
		   for baseband vs. DIF */
1355 1356 1357
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
						DIF_SRC_PHASE_INC, 2, 0xDF7DF83,
						4);
1358 1359 1360
		status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					       DIF_MISC_CTRL, 2,
					       &dif_misc_ctrl_value, 4);
1361 1362 1363 1364 1365 1366 1367
		dif_misc_ctrl_value |= FLD_DIF_DIF_BYPASS;
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
						DIF_MISC_CTRL, 2,
						dif_misc_ctrl_value, 4);

	} else if (standard & (V4L2_STD_PAL_B | V4L2_STD_PAL_G)) {

1368
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1369
					   DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
1370
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1371
					   DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
1372
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1373
					   DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
1374
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1375
					   DIF_PLL_CTRL3, 0, 31, 0x00008800);
1376
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1377
					   DIF_AGC_IF_REF, 0, 31, 0x444C1380);
1378
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1379
					   DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
1380
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1381
					   DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
1382
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1383
					   DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
1384
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1385 1386
					   DIF_AGC_IF_INT_CURRENT, 0, 31,
					   0x26001700);
1387
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1388 1389
					   DIF_AGC_RF_CURRENT, 0, 31,
					   0x00002660);
1390
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1391 1392
					   DIF_VIDEO_AGC_CTRL, 0, 31,
					   0x72500800);
1393
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1394 1395
					   DIF_VID_AUD_OVERRIDE, 0, 31,
					   0x27000100);
1396
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1397
					   DIF_AV_SEP_CTRL, 0, 31, 0x3F3530EC);
1398
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1399 1400
					   DIF_COMP_FLT_CTRL, 0, 31,
					   0x00A653A8);
1401
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1402 1403
					   DIF_SRC_PHASE_INC, 0, 31,
					   0x1befbf06);
1404
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1405 1406
					   DIF_SRC_GAIN_CONTROL, 0, 31,
					   0x000035e8);
1407
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1408 1409 1410 1411 1412 1413
					   DIF_RPT_VARIANCE, 0, 31, 0x00000000);
		/* Save the Spec Inversion value */
		dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
		dif_misc_ctrl_value |= 0x3a013F11;

	} else if (standard & V4L2_STD_PAL_D) {
1414
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1415
					   DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
1416
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1417
					   DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
1418
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1419
					   DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
1420
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1421
					   DIF_PLL_CTRL3, 0, 31, 0x00008800);
1422
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1423
					   DIF_AGC_IF_REF, 0, 31, 0x444C1380);
1424
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1425
					   DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
1426
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1427
					   DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
1428
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1429
					   DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
1430
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1431 1432
					   DIF_AGC_IF_INT_CURRENT, 0, 31,
					   0x26001700);
1433
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1434 1435
					   DIF_AGC_RF_CURRENT, 0, 31,
					   0x00002660);
1436
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1437 1438
					   DIF_VIDEO_AGC_CTRL, 0, 31,
					   0x72500800);
1439
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1440 1441
					   DIF_VID_AUD_OVERRIDE, 0, 31,
					   0x27000100);
1442
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1443
					   DIF_AV_SEP_CTRL, 0, 31, 0x3F3934EA);
1444
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1445 1446
					   DIF_COMP_FLT_CTRL, 0, 31,
					   0x00000000);
1447
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1448 1449
					   DIF_SRC_PHASE_INC, 0, 31,
					   0x1befbf06);
1450
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1451 1452
					   DIF_SRC_GAIN_CONTROL, 0, 31,
					   0x000035e8);
1453
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1454 1455 1456 1457 1458 1459 1460
					   DIF_RPT_VARIANCE, 0, 31, 0x00000000);
		/* Save the Spec Inversion value */
		dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
		dif_misc_ctrl_value |= 0x3a023F11;

	} else if (standard & V4L2_STD_PAL_I) {

1461
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1462
					   DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
1463
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1464
					   DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
1465
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1466
					   DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
1467
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1468
					   DIF_PLL_CTRL3, 0, 31, 0x00008800);
1469
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1470
					   DIF_AGC_IF_REF, 0, 31, 0x444C1380);
1471
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1472
					   DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
1473
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1474
					   DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
1475
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1476
					   DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
1477
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1478 1479
					   DIF_AGC_IF_INT_CURRENT, 0, 31,
					   0x26001700);
1480
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1481 1482
					   DIF_AGC_RF_CURRENT, 0, 31,
					   0x00002660);
1483
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1484 1485
					   DIF_VIDEO_AGC_CTRL, 0, 31,
					   0x72500800);
1486
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1487 1488
					   DIF_VID_AUD_OVERRIDE, 0, 31,
					   0x27000100);
1489
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1490
					   DIF_AV_SEP_CTRL, 0, 31, 0x5F39A934);
1491
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1492 1493
					   DIF_COMP_FLT_CTRL, 0, 31,
					   0x00000000);
1494
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1495 1496
					   DIF_SRC_PHASE_INC, 0, 31,
					   0x1befbf06);
1497
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1498 1499
					   DIF_SRC_GAIN_CONTROL, 0, 31,
					   0x000035e8);
1500
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
					   DIF_RPT_VARIANCE, 0, 31, 0x00000000);
		/* Save the Spec Inversion value */
		dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
		dif_misc_ctrl_value |= 0x3a033F11;

	} else if (standard & V4L2_STD_PAL_M) {
		/* improved Low Frequency Phase Noise */
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
						DIF_PLL_CTRL, 2, 0xFF01FF0C, 4);
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
						DIF_PLL_CTRL1, 2, 0xbd038c85,
						4);
1513
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1514
					   DIF_PLL_CTRL2, 2, 0x1db4640a, 4);
1515
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1516
					   DIF_PLL_CTRL3, 2, 0x00008800, 4);
1517
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1518
					   DIF_AGC_IF_REF, 2, 0x444C1380, 4);
1519
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1520 1521
					   DIF_AGC_IF_INT_CURRENT, 2,
					   0x26001700, 4);
1522
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1523 1524
					   DIF_AGC_RF_CURRENT, 2, 0x00002660,
					   4);
1525
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1526 1527
					   DIF_VIDEO_AGC_CTRL, 2, 0x72500800,
					   4);
1528
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1529 1530
					   DIF_VID_AUD_OVERRIDE, 2, 0x27000100,
					   4);
1531
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1532
					   DIF_AV_SEP_CTRL, 2, 0x012c405d, 4);
1533
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1534
					   DIF_COMP_FLT_CTRL, 2, 0x009f50c1, 4);
1535
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1536
					   DIF_SRC_PHASE_INC, 2, 0x1befbf06, 4);
1537
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1538 1539
					   DIF_SRC_GAIN_CONTROL, 2, 0x000035e8,
					   4);
1540
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
					   DIF_SOFT_RST_CTRL_REVB, 2,
					   0x00000000, 4);

		/* Save the Spec Inversion value */
		dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
		dif_misc_ctrl_value |= 0x3A0A3F10;

	} else if (standard & (V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {

		/* improved Low Frequency Phase Noise */
1551
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1552
					   DIF_PLL_CTRL, 2, 0xFF01FF0C, 4);
1553
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1554
					   DIF_PLL_CTRL1, 2, 0xbd038c85, 4);
1555
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1556
					   DIF_PLL_CTRL2, 2, 0x1db4640a, 4);
1557
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1558
					   DIF_PLL_CTRL3, 2, 0x00008800, 4);
1559
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1560
					   DIF_AGC_IF_REF, 2, 0x444C1380, 4);
1561
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1562 1563
					   DIF_AGC_IF_INT_CURRENT, 2,
					   0x26001700, 4);
1564
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1565 1566
					   DIF_AGC_RF_CURRENT, 2, 0x00002660,
					   4);
1567
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1568 1569
					   DIF_VIDEO_AGC_CTRL, 2, 0x72500800,
					   4);
1570
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1571 1572
					   DIF_VID_AUD_OVERRIDE, 2, 0x27000100,
					   4);
1573
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1574
					   DIF_AV_SEP_CTRL, 2, 0x012c405d, 4);
1575
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1576
					   DIF_COMP_FLT_CTRL, 2, 0x009f50c1, 4);
1577
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1578
					   DIF_SRC_PHASE_INC, 2, 0x1befbf06, 4);
1579
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1580 1581
					   DIF_SRC_GAIN_CONTROL, 2, 0x000035e8,
					   4);
1582
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
					   DIF_SOFT_RST_CTRL_REVB, 2,
					   0x00000000, 4);

		/* Save the Spec Inversion value */
		dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
		dif_misc_ctrl_value = 0x3A093F10;

	} else if (standard &
		   (V4L2_STD_SECAM_B | V4L2_STD_SECAM_D | V4L2_STD_SECAM_G |
		    V4L2_STD_SECAM_K | V4L2_STD_SECAM_K1)) {

1594
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1595
					   DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
1596
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1597
					   DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
1598
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1599
					   DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
1600
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1601
					   DIF_PLL_CTRL3, 0, 31, 0x00008800);
1602
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1603
					   DIF_AGC_IF_REF, 0, 31, 0x888C0380);
1604
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1605
					   DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
1606
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1607
					   DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
1608
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1609
					   DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
1610
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1611 1612
					   DIF_AGC_IF_INT_CURRENT, 0, 31,
					   0x26001700);
1613
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1614 1615
					   DIF_AGC_RF_CURRENT, 0, 31,
					   0x00002660);
1616
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1617 1618
					   DIF_VID_AUD_OVERRIDE, 0, 31,
					   0x27000100);
1619
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1620
					   DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
1621
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1622 1623
					   DIF_COMP_FLT_CTRL, 0, 31,
					   0x00000000);
1624
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1625 1626
					   DIF_SRC_PHASE_INC, 0, 31,
					   0x1befbf06);
1627
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1628 1629
					   DIF_SRC_GAIN_CONTROL, 0, 31,
					   0x000035e8);
1630
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1631
					   DIF_RPT_VARIANCE, 0, 31, 0x00000000);
1632
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
					   DIF_VIDEO_AGC_CTRL, 0, 31,
					   0xf4000000);

		/* Save the Spec Inversion value */
		dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
		dif_misc_ctrl_value |= 0x3a023F11;

	} else if (standard & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_LC)) {

		/* Is it SECAM_L1? */
1643
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1644
					   DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
1645
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1646
					   DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
1647
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1648
					   DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
1649
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1650
					   DIF_PLL_CTRL3, 0, 31, 0x00008800);
1651
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1652
					   DIF_AGC_IF_REF, 0, 31, 0x888C0380);
1653
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1654
					   DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
1655
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1656
					   DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
1657
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1658
					   DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
1659
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1660 1661
					   DIF_AGC_IF_INT_CURRENT, 0, 31,
					   0x26001700);
1662
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1663 1664
					   DIF_AGC_RF_CURRENT, 0, 31,
					   0x00002660);
1665
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1666 1667
					   DIF_VID_AUD_OVERRIDE, 0, 31,
					   0x27000100);
1668
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1669
					   DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
1670
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1671 1672
					   DIF_COMP_FLT_CTRL, 0, 31,
					   0x00000000);
1673
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1674 1675
					   DIF_SRC_PHASE_INC, 0, 31,
					   0x1befbf06);
1676
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1677 1678
					   DIF_SRC_GAIN_CONTROL, 0, 31,
					   0x000035e8);
1679
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1680
					   DIF_RPT_VARIANCE, 0, 31, 0x00000000);
1681
		status = cx231xx_reg_mask_write(dev, HAMMERHEAD_I2C_ADDRESS, 32,
1682 1683 1684 1685 1686 1687 1688
					   DIF_VIDEO_AGC_CTRL, 0, 31,
					   0xf2560000);

		/* Save the Spec Inversion value */
		dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
		dif_misc_ctrl_value |= 0x3a023F11;

1689 1690 1691
	} else {
		/* V4L2_STD_NTSC_M (75 IRE Setup) Or
		   V4L2_STD_NTSC_M_JP (Japan,  0 IRE Setup) */
1692

1693 1694 1695 1696
		/* For NTSC the centre frequency of video coming out of
		   sidewinder is around 7.1MHz or 3.6MHz depending on the
		   spectral inversion. so for a non spectrally inverted channel
		   the pll freq word is 0x03420c49
1697 1698
		 */

1699
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1700
					   DIF_PLL_CTRL, 2, 0x6503BC0C, 4);
1701
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1702
					   DIF_PLL_CTRL1, 2, 0xBD038C85, 4);
1703
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1704
					   DIF_PLL_CTRL2, 2, 0x1DB4640A, 4);
1705
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1706
					   DIF_PLL_CTRL3, 2, 0x00008800, 4);
1707
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1708
					   DIF_AGC_IF_REF, 2, 0x444C0380, 4);
1709
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1710 1711
					   DIF_AGC_IF_INT_CURRENT, 2,
					   0x26001700, 4);
1712
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1713 1714
					   DIF_AGC_RF_CURRENT, 2, 0x00002660,
					   4);
1715
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1716 1717
					   DIF_VIDEO_AGC_CTRL, 2, 0x04000800,
					   4);
1718
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1719 1720
					   DIF_VID_AUD_OVERRIDE, 2, 0x27000100,
					   4);
1721
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1722 1723
					   DIF_AV_SEP_CTRL, 2, 0x01296e1f, 4);

1724
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1725
					   DIF_COMP_FLT_CTRL, 2, 0x009f50c1, 4);
1726
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1727
					   DIF_SRC_PHASE_INC, 2, 0x1befbf06, 4);
1728
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1729 1730 1731
					   DIF_SRC_GAIN_CONTROL, 2, 0x000035e8,
					   4);

1732
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1733
					   DIF_AGC_CTRL_IF, 2, 0xC2262600, 4);
1734
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1735
					   DIF_AGC_CTRL_INT, 2, 0xC2262600, 4);
1736
		status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
					   DIF_AGC_CTRL_RF, 2, 0xC2262600, 4);

		/* Save the Spec Inversion value */
		dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
		dif_misc_ctrl_value |= 0x3a003F10;

	}

	/* The AGC values should be the same for all standards,
	   AUD_SRC_SEL[19] should always be disabled    */
	dif_misc_ctrl_value &= ~FLD_DIF_AUD_SRC_SEL;

1749 1750
	/* It is still possible to get Set Standard calls even when we
	   are in FM mode.
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	   This is done to override the value for FM. */
	if (dev->active_mode == V4L2_TUNER_RADIO)
		dif_misc_ctrl_value = 0x7a080000;

	/* Write the calculated value for misc ontrol register      */
	status =
	    cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS, DIF_MISC_CTRL,
				   2, dif_misc_ctrl_value, 4);

	return status;
1761 1762 1763 1764 1765 1766 1767 1768
}

int cx231xx_tuner_pre_channel_change(struct cx231xx *dev)
{
	int status = 0;
	u32 dwval;

	/* Set the RF and IF k_agc values to 3 */
1769 1770
	status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
				       DIF_AGC_IF_REF, 2, &dwval, 4);
1771 1772 1773
	dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
	dwval |= 0x33000000;

1774 1775
	status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					DIF_AGC_IF_REF, 2, dwval, 4);
1776

1777
	return status;
1778 1779 1780 1781
}

int cx231xx_tuner_post_channel_change(struct cx231xx *dev)
{
1782
	int status = 0;
1783 1784
	u32 dwval;

1785 1786 1787 1788
	/* Set the RF and IF k_agc values to 4 for PAL/NTSC and 8 for SECAM */
	status = cx231xx_read_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
				       DIF_AGC_IF_REF, 2, &dwval, 4);
	dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
1789

1790 1791
	if (dev->norm & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_B |
			 V4L2_STD_SECAM_D))
1792
		dwval |= 0x88000000;
1793
	else
1794
		dwval |= 0x44000000;
1795

1796 1797
	status = cx231xx_write_i2c_data(dev, HAMMERHEAD_I2C_ADDRESS,
					DIF_AGC_IF_REF, 2, dwval, 4);
1798

1799
	return status;
1800 1801
}

1802 1803 1804
/******************************************************************************
 *        F L A T I R O N - B L O C K    C O N T R O L   functions            *
 ******************************************************************************/
1805 1806
int cx231xx_flatiron_initialize(struct cx231xx *dev)
{
1807 1808 1809
	int status = 0;
	u32 value;

1810 1811
	status = cx231xx_read_i2c_data(dev, Flatrion_DEVICE_ADDRESS,
				       CH_PWR_CTRL1, 1, &value, 1);
1812 1813 1814 1815 1816 1817 1818 1819 1820
	/* enables clock to delta-sigma and decimation filter */
	value |= 0x80;
	status = cx231xx_write_i2c_data(dev, Flatrion_DEVICE_ADDRESS,
					CH_PWR_CTRL1, 1, value, 1);
	/* power up all channel */
	status = cx231xx_write_i2c_data(dev, Flatrion_DEVICE_ADDRESS,
					CH_PWR_CTRL2, 1, 0x00, 1);

	return status;
1821 1822 1823 1824
}

int cx231xx_flatiron_update_power_control(struct cx231xx *dev, AV_MODE avmode)
{
1825 1826 1827 1828
	int status = 0;
	u32 value = 0;

	if (avmode != POLARIS_AVMODE_ENXTERNAL_AV) {
1829
		status = cx231xx_read_i2c_data(dev, Flatrion_DEVICE_ADDRESS,
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
					  CH_PWR_CTRL2, 1, &value, 1);
		value |= 0xfe;
		status = cx231xx_write_i2c_data(dev, Flatrion_DEVICE_ADDRESS,
						CH_PWR_CTRL2, 1, value, 1);
	} else {
		status = cx231xx_write_i2c_data(dev, Flatrion_DEVICE_ADDRESS,
						CH_PWR_CTRL2, 1, 0x00, 1);
	}

	return status;
1840 1841 1842 1843 1844
}

/* set flatiron for audio input types */
int cx231xx_flatiron_set_audio_input(struct cx231xx *dev, u8 audio_input)
{
1845
	int status = 0;
1846

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
	switch (audio_input) {
	case CX231XX_AMUX_LINE_IN:
		status = cx231xx_write_i2c_data(dev, Flatrion_DEVICE_ADDRESS,
						CH_PWR_CTRL2, 1, 0x00, 1);
		status = cx231xx_write_i2c_data(dev, Flatrion_DEVICE_ADDRESS,
						CH_PWR_CTRL1, 1, 0x80, 1);
		break;
	case CX231XX_AMUX_VIDEO:
	default:
		break;
	}
1858

1859
	dev->ctl_ainput = audio_input;
1860

1861
	return status;
1862 1863
}

1864 1865 1866
/******************************************************************************
 *                  P O W E R      C O N T R O L   functions                  *
 ******************************************************************************/
1867 1868
int cx231xx_set_power_mode(struct cx231xx *dev, AV_MODE mode)
{
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	u8 value[4] = { 0, 0, 0, 0 };
	u32 tmp = 0;
	int status = 0;

	if (dev->power_mode != mode)
		dev->power_mode = mode;
	else {
		cx231xx_info(" setPowerMode::mode = %d, No Change req.\n",
			     mode);
		return 0;
	}

	cx231xx_info(" setPowerMode::mode = %d\n", mode);

1883 1884
	status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
				       4);
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
	if (status < 0)
		return status;

	tmp = *((u32 *) value);

	switch (mode) {
	case POLARIS_AVMODE_ENXTERNAL_AV:

		tmp &= (~PWR_MODE_MASK);

		tmp |= PWR_AV_EN;
		value[0] = (u8) tmp;
		value[1] = (u8) (tmp >> 8);
		value[2] = (u8) (tmp >> 16);
		value[3] = (u8) (tmp >> 24);
1900 1901
		status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
						PWR_CTL_EN, value, 4);
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
		msleep(PWR_SLEEP_INTERVAL);

		tmp |= PWR_ISO_EN;
		value[0] = (u8) tmp;
		value[1] = (u8) (tmp >> 8);
		value[2] = (u8) (tmp >> 16);
		value[3] = (u8) (tmp >> 24);
		status =
		    cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
					   value, 4);
		msleep(PWR_SLEEP_INTERVAL);

		tmp |= POLARIS_AVMODE_ENXTERNAL_AV;
		value[0] = (u8) tmp;
		value[1] = (u8) (tmp >> 8);
		value[2] = (u8) (tmp >> 16);
		value[3] = (u8) (tmp >> 24);
1919 1920
		status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
						PWR_CTL_EN, value, 4);
1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932

		dev->xc_fw_load_done = 0;	/* reset state of xceive tuner */
		break;

	case POLARIS_AVMODE_ANALOGT_TV:

		tmp &= (~PWR_DEMOD_EN);
		tmp |= (I2C_DEMOD_EN);
		value[0] = (u8) tmp;
		value[1] = (u8) (tmp >> 8);
		value[2] = (u8) (tmp >> 16);
		value[3] = (u8) (tmp >> 24);
1933 1934
		status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
						PWR_CTL_EN, value, 4);
1935 1936 1937 1938 1939 1940 1941 1942
		msleep(PWR_SLEEP_INTERVAL);

		if (!(tmp & PWR_TUNER_EN)) {
			tmp |= (PWR_TUNER_EN);
			value[0] = (u8) tmp;
			value[1] = (u8) (tmp >> 8);
			value[2] = (u8) (tmp >> 16);
			value[3] = (u8) (tmp >> 24);
1943 1944
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
							PWR_CTL_EN, value, 4);
1945 1946 1947 1948 1949 1950 1951 1952 1953
			msleep(PWR_SLEEP_INTERVAL);
		}

		if (!(tmp & PWR_AV_EN)) {
			tmp |= PWR_AV_EN;
			value[0] = (u8) tmp;
			value[1] = (u8) (tmp >> 8);
			value[2] = (u8) (tmp >> 16);
			value[3] = (u8) (tmp >> 24);
1954 1955
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
							PWR_CTL_EN, value, 4);
1956 1957 1958 1959 1960 1961 1962 1963
			msleep(PWR_SLEEP_INTERVAL);
		}
		if (!(tmp & PWR_ISO_EN)) {
			tmp |= PWR_ISO_EN;
			value[0] = (u8) tmp;
			value[1] = (u8) (tmp >> 8);
			value[2] = (u8) (tmp >> 16);
			value[3] = (u8) (tmp >> 24);
1964 1965
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
							PWR_CTL_EN, value, 4);
1966 1967 1968 1969 1970 1971 1972 1973 1974
			msleep(PWR_SLEEP_INTERVAL);
		}

		if (!(tmp & POLARIS_AVMODE_ANALOGT_TV)) {
			tmp |= POLARIS_AVMODE_ANALOGT_TV;
			value[0] = (u8) tmp;
			value[1] = (u8) (tmp >> 8);
			value[2] = (u8) (tmp >> 16);
			value[3] = (u8) (tmp >> 24);
1975 1976
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
							PWR_CTL_EN, value, 4);
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
			msleep(PWR_SLEEP_INTERVAL);
		}

		if ((dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
		    (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
			/* tuner path to channel 1 from port 3 */
			cx231xx_enable_i2c_for_tuner(dev, I2C_3);

			if (dev->cx231xx_reset_analog_tuner)
				dev->cx231xx_reset_analog_tuner(dev);
		}
		break;

	case POLARIS_AVMODE_DIGITAL:
		if (!(tmp & PWR_TUNER_EN)) {
			tmp |= (PWR_TUNER_EN);
			value[0] = (u8) tmp;
			value[1] = (u8) (tmp >> 8);
			value[2] = (u8) (tmp >> 16);
			value[3] = (u8) (tmp >> 24);
1997 1998
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
							PWR_CTL_EN, value, 4);
1999 2000 2001 2002 2003 2004 2005 2006
			msleep(PWR_SLEEP_INTERVAL);
		}
		if (!(tmp & PWR_AV_EN)) {
			tmp |= PWR_AV_EN;
			value[0] = (u8) tmp;
			value[1] = (u8) (tmp >> 8);
			value[2] = (u8) (tmp >> 16);
			value[3] = (u8) (tmp >> 24);
2007 2008
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
							PWR_CTL_EN, value, 4);
2009 2010 2011 2012 2013 2014 2015 2016
			msleep(PWR_SLEEP_INTERVAL);
		}
		if (!(tmp & PWR_ISO_EN)) {
			tmp |= PWR_ISO_EN;
			value[0] = (u8) tmp;
			value[1] = (u8) (tmp >> 8);
			value[2] = (u8) (tmp >> 16);
			value[3] = (u8) (tmp >> 24);
2017 2018
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
							PWR_CTL_EN, value, 4);
2019 2020 2021 2022 2023 2024 2025 2026
			msleep(PWR_SLEEP_INTERVAL);
		}

		tmp |= POLARIS_AVMODE_DIGITAL | I2C_DEMOD_EN;
		value[0] = (u8) tmp;
		value[1] = (u8) (tmp >> 8);
		value[2] = (u8) (tmp >> 16);
		value[3] = (u8) (tmp >> 24);
2027 2028
		status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
						PWR_CTL_EN, value, 4);
2029 2030 2031 2032 2033 2034 2035 2036
		msleep(PWR_SLEEP_INTERVAL);

		if (!(tmp & PWR_DEMOD_EN)) {
			tmp |= PWR_DEMOD_EN;
			value[0] = (u8) tmp;
			value[1] = (u8) (tmp >> 8);
			value[2] = (u8) (tmp >> 16);
			value[3] = (u8) (tmp >> 24);
2037 2038
			status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
							PWR_CTL_EN, value, 4);
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
			msleep(PWR_SLEEP_INTERVAL);
		}

		if ((dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
		    (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
			/* tuner path to channel 1 from port 3 */
			cx231xx_enable_i2c_for_tuner(dev, I2C_3);

			if (dev->cx231xx_reset_analog_tuner)
				dev->cx231xx_reset_analog_tuner(dev);
		}
		break;

	default:
		break;
	}

	msleep(PWR_SLEEP_INTERVAL);

2058 2059
	/* For power saving, only enable Pwr_resetout_n
	   when digital TV is selected. */
2060 2061 2062 2063 2064 2065
	if (mode == POLARIS_AVMODE_DIGITAL) {
		tmp |= PWR_RESETOUT_EN;
		value[0] = (u8) tmp;
		value[1] = (u8) (tmp >> 8);
		value[2] = (u8) (tmp >> 16);
		value[3] = (u8) (tmp >> 24);
2066 2067
		status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
						PWR_CTL_EN, value, 4);
2068 2069 2070 2071 2072 2073 2074 2075 2076
		msleep(PWR_SLEEP_INTERVAL);
	}

	/* update power control for colibri */
	status = cx231xx_colibri_update_power_control(dev, mode);

	/* update power control for flatiron */
	status = cx231xx_flatiron_update_power_control(dev, mode);

2077 2078 2079 2080
	status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
				       4);
	cx231xx_info(" The data of PWR_CTL_EN register 0x74=0x%0x,0x%0x,0x%0x,0x%0x\n",
		     value[0], value[1], value[2], value[3]);
2081 2082

	return status;
2083 2084 2085 2086
}

int cx231xx_power_suspend(struct cx231xx *dev)
{
2087 2088 2089
	u8 value[4] = { 0, 0, 0, 0 };
	u32 tmp = 0;
	int status = 0;
2090

2091 2092
	status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
				       value, 4);
2093 2094
	if (status > 0)
		return status;
2095

2096 2097
	tmp = *((u32 *) value);
	tmp &= (~PWR_MODE_MASK);
2098

2099 2100 2101 2102
	value[0] = (u8) tmp;
	value[1] = (u8) (tmp >> 8);
	value[2] = (u8) (tmp >> 16);
	value[3] = (u8) (tmp >> 24);
2103 2104
	status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
					value, 4);
2105

2106
	return status;
2107 2108
}

2109 2110 2111
/******************************************************************************
 *                  S T R E A M    C O N T R O L   functions                  *
 ******************************************************************************/
2112 2113
int cx231xx_start_stream(struct cx231xx *dev, u32 ep_mask)
{
2114 2115 2116
	u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
	u32 tmp = 0;
	int status = 0;
2117

2118
	cx231xx_info("cx231xx_start_stream():: ep_mask = %x\n", ep_mask);
2119 2120
	status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
				       value, 4);
2121 2122
	if (status < 0)
		return status;
2123

2124 2125 2126 2127 2128 2129
	tmp = *((u32 *) value);
	tmp |= ep_mask;
	value[0] = (u8) tmp;
	value[1] = (u8) (tmp >> 8);
	value[2] = (u8) (tmp >> 16);
	value[3] = (u8) (tmp >> 24);
2130

2131 2132
	status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
					value, 4);
2133

2134
	return status;
2135 2136 2137 2138
}

int cx231xx_stop_stream(struct cx231xx *dev, u32 ep_mask)
{
2139 2140 2141
	u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
	u32 tmp = 0;
	int status = 0;
2142

2143 2144 2145 2146 2147
	cx231xx_info("cx231xx_stop_stream():: ep_mask = %x\n", ep_mask);
	status =
	    cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET, value, 4);
	if (status < 0)
		return status;
2148

2149 2150 2151 2152 2153 2154
	tmp = *((u32 *) value);
	tmp &= (~ep_mask);
	value[0] = (u8) tmp;
	value[1] = (u8) (tmp >> 8);
	value[2] = (u8) (tmp >> 16);
	value[3] = (u8) (tmp >> 24);
2155

2156 2157
	status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
					value, 4);
2158

2159
	return status;
2160 2161 2162 2163
}

int cx231xx_initialize_stream_xfer(struct cx231xx *dev, u32 media_type)
{
2164
	int status = 0;
2165

2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	if (dev->udev->speed == USB_SPEED_HIGH) {
		switch (media_type) {
		case 81:	/* audio */
			cx231xx_info("%s: Audio enter HANC\n", __func__);
			status =
			    cx231xx_mode_register(dev, TS_MODE_REG, 0x9300);
			break;

		case 2:	/* vbi */
			cx231xx_info("%s: set vanc registers\n", __func__);
			status = cx231xx_mode_register(dev, TS_MODE_REG, 0x300);
			break;

		case 3:	/* sliced cc */
			cx231xx_info("%s: set hanc registers\n", __func__);
			status =
			    cx231xx_mode_register(dev, TS_MODE_REG, 0x1300);
			break;

		case 0:	/* video */
			cx231xx_info("%s: set video registers\n", __func__);
			status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
			break;

		case 4:	/* ts1 */
			cx231xx_info("%s: set ts1 registers\n", __func__);
			status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
			status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
			break;
		case 6:	/* ts1 parallel mode */
			cx231xx_info("%s: set ts1 parrallel mode registers\n",
				     __func__);
			status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
			status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
			break;
		}
	} else {
		status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
	}
2205

2206 2207
	return status;
}
2208 2209 2210 2211

int cx231xx_capture_start(struct cx231xx *dev, int start, u8 media_type)
{
	int rc;
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
	u32 ep_mask = -1;
	PPCB_CONFIG pcb_config;

	/* get EP for media type */
	pcb_config = &dev->current_pcb_config;

	if (pcb_config->config_num == 1) {
		switch (media_type) {
		case 0:	/* Video */
			ep_mask = ENABLE_EP4;	/* ep4  [00:1000] */
			break;
		case 1:	/* Audio */
			ep_mask = ENABLE_EP3;	/* ep3  [00:0100] */
			break;
		case 2:	/* Vbi */
			ep_mask = ENABLE_EP5;	/* ep5 [01:0000] */
			break;
		case 3:	/* Sliced_cc */
			ep_mask = ENABLE_EP6;	/* ep6 [10:0000] */
			break;
		case 4:	/* ts1 */
		case 6:	/* ts1 parallel mode */
			ep_mask = ENABLE_EP1;	/* ep1 [00:0001] */
			break;
		case 5:	/* ts2 */
			ep_mask = ENABLE_EP2;	/* ep2 [00:0010] */
			break;
		}

	} else if (pcb_config->config_num > 1) {
		switch (media_type) {
		case 0:	/* Video */
			ep_mask = ENABLE_EP4;	/* ep4  [00:1000] */
			break;
		case 1:	/* Audio */
			ep_mask = ENABLE_EP3;	/* ep3  [00:0100] */
			break;
		case 2:	/* Vbi */
			ep_mask = ENABLE_EP5;	/* ep5 [01:0000] */
			break;
		case 3:	/* Sliced_cc */
			ep_mask = ENABLE_EP6;	/* ep6 [10:0000] */
			break;
		case 4:	/* ts1 */
		case 6:	/* ts1 parallel mode */
			ep_mask = ENABLE_EP1;	/* ep1 [00:0001] */
			break;
		case 5:	/* ts2 */
			ep_mask = ENABLE_EP2;	/* ep2 [00:0010] */
			break;
		}

	}

	if (start) {
		rc = cx231xx_initialize_stream_xfer(dev, media_type);

2269
		if (rc < 0)
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
			return rc;

		/* enable video capture */
		if (ep_mask > 0)
			rc = cx231xx_start_stream(dev, ep_mask);
	} else {
		/* disable video capture */
		if (ep_mask > 0)
			rc = cx231xx_stop_stream(dev, ep_mask);
	}

2281 2282 2283

	return rc;
}
2284
EXPORT_SYMBOL_GPL(cx231xx_capture_start);
2285

2286 2287 2288
/*****************************************************************************
*                   G P I O   B I T control functions                        *
******************************************************************************/
2289
int cx231xx_set_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 * gpio_val)
2290
{
2291
	int status = 0;
2292

2293
	status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 0);
2294

2295
	return status;
2296 2297
}

2298
int cx231xx_get_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 * gpio_val)
2299
{
2300
	int status = 0;
2301

2302
	status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 1);
2303

2304
	return status;
2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
}

/*
* cx231xx_set_gpio_direction
*      Sets the direction of the GPIO pin to input or output
*
* Parameters :
*      pin_number : The GPIO Pin number to program the direction for
*                   from 0 to 31
*      pin_value : The Direction of the GPIO Pin under reference.
*                      0 = Input direction
*                      1 = Output direction
*/
int cx231xx_set_gpio_direction(struct cx231xx *dev,
2319
			       int pin_number, int pin_value)
2320 2321
{
	int status = 0;
2322
	u32 value = 0;
2323

2324
	/* Check for valid pin_number - if 32 , bail out */
2325
	if (pin_number >= 32)
2326
		return -EINVAL;
2327

2328 2329
	/* input */
	if (pin_value == 0)
2330
		value = dev->gpio_dir & (~(1 << pin_number));	/* clear */
2331
	else
2332
		value = dev->gpio_dir | (1 << pin_number);
2333

2334
	status = cx231xx_set_gpio_bit(dev, value, (u8 *) &dev->gpio_val);
2335

2336
	/* cache the value for future */
2337 2338
	dev->gpio_dir = value;

2339
	return status;
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
}

/*
* SetGpioPinLogicValue
*      Sets the value of the GPIO pin to Logic high or low. The Pin under
*      reference should ALREADY BE SET IN OUTPUT MODE !!!!!!!!!
*
* Parameters :
*      pin_number : The GPIO Pin number to program the direction for
*      pin_value : The value of the GPIO Pin under reference.
*                      0 = set it to 0
*                      1 = set it to 1
*/
2353
int cx231xx_set_gpio_value(struct cx231xx *dev, int pin_number, int pin_value)
2354
{
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
	int status = 0;
	u32 value = 0;

	/* Check for valid pin_number - if 0xFF , bail out */
	if (pin_number >= 32)
		return -EINVAL;

	/* first do a sanity check - if the Pin is not output, make it output */
	if ((dev->gpio_dir & (1 << pin_number)) == 0x00) {
		/* It was in input mode */
		value = dev->gpio_dir | (1 << pin_number);
		dev->gpio_dir = value;
2367 2368
		status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
					      (u8 *) &dev->gpio_val);
2369
		value = 0;
2370
	}
2371

2372
	if (pin_value == 0)
2373
		value = dev->gpio_val & (~(1 << pin_number));
2374
	else
2375
		value = dev->gpio_val | (1 << pin_number);
2376

2377 2378
	/* store the value */
	dev->gpio_val = value;
2379

2380
	/* toggle bit0 of GP_IO */
2381
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2382

2383
	return status;
2384 2385
}

2386 2387 2388
/*****************************************************************************
*                      G P I O I2C related functions                         *
******************************************************************************/
2389 2390 2391 2392 2393
int cx231xx_gpio_i2c_start(struct cx231xx *dev)
{
	int status = 0;

	/* set SCL to output 1 ; set SDA to output 1 */
2394 2395 2396 2397 2398
	dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
	dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
	dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
	dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;

2399 2400
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
	if (status < 0)
2401 2402 2403
		return -EINVAL;

	/* set SCL to output 1; set SDA to output 0 */
2404 2405
	dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
	dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
2406

2407 2408
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
	if (status < 0)
2409 2410
		return -EINVAL;

2411 2412 2413
	/* set SCL to output 0; set SDA to output 0      */
	dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
	dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
2414

2415 2416
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
	if (status < 0)
2417 2418 2419 2420 2421 2422 2423
		return -EINVAL;

	return status;
}

int cx231xx_gpio_i2c_end(struct cx231xx *dev)
{
2424
	int status = 0;
2425

2426 2427 2428
	/* set SCL to output 0; set SDA to output 0      */
	dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
	dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
2429

2430 2431
	dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
	dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
2432

2433 2434
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
	if (status < 0)
2435 2436
		return -EINVAL;

2437 2438 2439
	/* set SCL to output 1; set SDA to output 0      */
	dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
	dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
2440

2441 2442
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
	if (status < 0)
2443 2444 2445 2446
		return -EINVAL;

	/* set SCL to input ,release SCL cable control
	   set SDA to input ,release SDA cable control */
2447 2448
	dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
	dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
2449

2450
	status =
2451 2452
	    cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
	if (status < 0)
2453
		return -EINVAL;
2454

2455 2456 2457 2458 2459
	return status;
}

int cx231xx_gpio_i2c_write_byte(struct cx231xx *dev, u8 data)
{
2460 2461
	int status = 0;
	u8 i;
2462 2463

	/* set SCL to output ; set SDA to output */
2464 2465 2466 2467 2468 2469 2470 2471
	dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
	dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;

	for (i = 0; i < 8; i++) {
		if (((data << i) & 0x80) == 0) {
			/* set SCL to output 0; set SDA to output 0     */
			dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
			dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
2472 2473
			status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
						      (u8 *)&dev->gpio_val);
2474 2475 2476

			/* set SCL to output 1; set SDA to output 0     */
			dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
2477 2478
			status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
						      (u8 *)&dev->gpio_val);
2479 2480 2481

			/* set SCL to output 0; set SDA to output 0     */
			dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
2482 2483
			status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
						      (u8 *)&dev->gpio_val);
2484
		} else {
2485 2486 2487
			/* set SCL to output 0; set SDA to output 1     */
			dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
			dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
2488 2489
			status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
						      (u8 *)&dev->gpio_val);
2490 2491 2492

			/* set SCL to output 1; set SDA to output 1     */
			dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
2493 2494
			status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
						      (u8 *)&dev->gpio_val);
2495 2496 2497

			/* set SCL to output 0; set SDA to output 1     */
			dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
2498 2499
			status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
						      (u8 *)&dev->gpio_val);
2500
		}
2501 2502 2503 2504
	}
	return status;
}

2505
int cx231xx_gpio_i2c_read_byte(struct cx231xx *dev, u8 * buf)
2506 2507
{
	u8 value = 0;
2508 2509 2510
	int status = 0;
	u32 gpio_logic_value = 0;
	u8 i;
2511 2512

	/* read byte */
2513
	for (i = 0; i < 8; i++) {	/* send write I2c addr */
2514 2515

		/* set SCL to output 0; set SDA to input */
2516
		dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
2517 2518
		status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
					      (u8 *)&dev->gpio_val);
2519 2520

		/* set SCL to output 1; set SDA to input */
2521
		dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
2522 2523
		status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
					      (u8 *)&dev->gpio_val);
2524 2525 2526

		/* get SDA data bit */
		gpio_logic_value = dev->gpio_val;
2527 2528 2529
		status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
					      (u8 *)&dev->gpio_val);
		if ((dev->gpio_val & (1 << dev->board.tuner_sda_gpio)) != 0)
2530
			value |= (1 << (8 - i - 1));
2531 2532 2533 2534 2535

		dev->gpio_val = gpio_logic_value;
	}

	/* set SCL to output 0,finish the read latest SCL signal.
2536 2537
	   !!!set SDA to input, never to modify SDA direction at
	   the same times */
2538
	dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
2539
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2540

2541 2542
	/* store the value */
	*buf = value & 0xff;
2543 2544 2545 2546 2547 2548

	return status;
}

int cx231xx_gpio_i2c_read_ack(struct cx231xx *dev)
{
2549
	int status = 0;
2550
	u32 gpio_logic_value = 0;
2551 2552
	int nCnt = 10;
	int nInit = nCnt;
2553

2554 2555
	/* clock stretch; set SCL to input; set SDA to input;
	   get SCL value till SCL = 1 */
2556 2557
	dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
	dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
2558 2559

	gpio_logic_value = dev->gpio_val;
2560
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2561

2562
	do {
2563
		msleep(2);
2564 2565
		status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
					      (u8 *)&dev->gpio_val);
2566
		nCnt--;
2567
	} while (((dev->gpio_val & (1 << dev->board.tuner_scl_gpio)) == 0) && (nCnt > 0));
2568

2569 2570 2571
	if (nCnt == 0)
		cx231xx_info("No ACK after %d msec for clock stretch. GPIO I2C operation failed!",
			     nInit * 10);
2572 2573

	/* readAck
2574 2575 2576
	   throuth clock stretch ,slave has given a SCL signal,
	   so the SDA data can be directly read.  */
	status = cx231xx_get_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2577

2578
	if ((dev->gpio_val & 1 << dev->board.tuner_sda_gpio) == 0) {
2579
		dev->gpio_val = gpio_logic_value;
2580
		dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
2581 2582 2583
		status = 0;
	} else {
		dev->gpio_val = gpio_logic_value;
2584
		dev->gpio_val |= (1 << dev->board.tuner_sda_gpio);
2585 2586
	}

2587 2588
	/* read SDA end, set the SCL to output 0, after this operation,
	   SDA direction can be changed. */
2589
	dev->gpio_val = gpio_logic_value;
2590 2591
	dev->gpio_dir |= (1 << dev->board.tuner_scl_gpio);
	dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
2592
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2593 2594 2595 2596 2597 2598

	return status;
}

int cx231xx_gpio_i2c_write_ack(struct cx231xx *dev)
{
2599
	int status = 0;
2600 2601

	/* set SDA to ouput */
2602
	dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
2603
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2604 2605

	/* set SCL = 0 (output); set SDA = 0 (output) */
2606 2607
	dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
	dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
2608
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2609 2610

	/* set SCL = 1 (output); set SDA = 0 (output) */
2611
	dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
2612
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2613 2614

	/* set SCL = 0 (output); set SDA = 0 (output) */
2615
	dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
2616
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2617 2618

	/* set SDA to input,and then the slave will read data from SDA. */
2619
	dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
2620
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2621 2622 2623 2624 2625 2626

	return status;
}

int cx231xx_gpio_i2c_write_nak(struct cx231xx *dev)
{
2627
	int status = 0;
2628 2629

	/* set scl to output ; set sda to input */
2630 2631
	dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
	dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
2632
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2633 2634

	/* set scl to output 0; set sda to input */
2635
	dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
2636
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2637 2638

	/* set scl to output 1; set sda to input */
2639
	dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
2640
	status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
2641 2642 2643 2644

	return status;
}

2645 2646 2647
/*****************************************************************************
*                      G P I O I2C related functions                         *
******************************************************************************/
2648 2649 2650
/* cx231xx_gpio_i2c_read
 * Function to read data from gpio based I2C interface
 */
2651
int cx231xx_gpio_i2c_read(struct cx231xx *dev, u8 dev_addr, u8 * buf, u8 len)
2652
{
2653 2654
	int status = 0;
	int i = 0;
2655

2656
	/* get the lock */
2657 2658 2659 2660 2661 2662
	mutex_lock(&dev->gpio_i2c_lock);

	/* start */
	status = cx231xx_gpio_i2c_start(dev);

	/* write dev_addr */
2663
	status = cx231xx_gpio_i2c_write_byte(dev, (dev_addr << 1) + 1);
2664 2665 2666 2667

	/* readAck */
	status = cx231xx_gpio_i2c_read_ack(dev);

2668 2669 2670 2671 2672
	/* read data */
	for (i = 0; i < len; i++) {
		/* read data */
		buf[i] = 0;
		status = cx231xx_gpio_i2c_read_byte(dev, &buf[i]);
2673

2674 2675 2676 2677 2678
		if ((i + 1) != len) {
			/* only do write ack if we more length */
			status = cx231xx_gpio_i2c_write_ack(dev);
		}
	}
2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694

	/* write NAK - inform reads are complete */
	status = cx231xx_gpio_i2c_write_nak(dev);

	/* write end */
	status = cx231xx_gpio_i2c_end(dev);

	/* release the lock */
	mutex_unlock(&dev->gpio_i2c_lock);

	return status;
}

/* cx231xx_gpio_i2c_write
 * Function to write data to gpio based I2C interface
 */
2695
int cx231xx_gpio_i2c_write(struct cx231xx *dev, u8 dev_addr, u8 * buf, u8 len)
2696
{
2697 2698
	int status = 0;
	int i = 0;
2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709

	/* get the lock */
	mutex_lock(&dev->gpio_i2c_lock);

	/* start */
	status = cx231xx_gpio_i2c_start(dev);

	/* write dev_addr */
	status = cx231xx_gpio_i2c_write_byte(dev, dev_addr << 1);

	/* read Ack */
2710
	status = cx231xx_gpio_i2c_read_ack(dev);
2711

2712
	for (i = 0; i < len; i++) {
2713
		/* Write data */
2714
		status = cx231xx_gpio_i2c_write_byte(dev, buf[i]);
2715

2716 2717 2718
		/* read Ack */
		status = cx231xx_gpio_i2c_read_ack(dev);
	}
2719

2720
	/* write End */
2721 2722 2723 2724 2725 2726 2727
	status = cx231xx_gpio_i2c_end(dev);

	/* release the lock */
	mutex_unlock(&dev->gpio_i2c_lock);

	return 0;
}