dispc.c 93.3 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
T
Tomi Valkeinen 已提交
39

40
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
41 42

#include "dss.h"
43
#include "dss_features.h"
44
#include "dispc.h"
T
Tomi Valkeinen 已提交
45 46

/* DISPC */
47
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
48

49 50 51 52 53 54
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
55 56 57 58 59 60
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

61 62 63 64 65 66 67
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
68 69 70 71
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
72 73
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
74
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
75 76 77 78
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
79
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
80
	unsigned long (*calc_core_clk) (unsigned long pclk,
81 82
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
83
	u8 num_fifos;
84 85 86

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
87 88 89

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
90 91 92

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
93 94

	bool set_max_preload:1;
95 96
};

97 98
#define DISPC_MAX_NR_FIFOS 5

T
Tomi Valkeinen 已提交
99
static struct {
100
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
101
	void __iomem    *base;
102 103 104

	int		ctx_loss_cnt;

105
	int irq;
T
Tomi Valkeinen 已提交
106

107
	unsigned long core_clk_rate;
108
	unsigned long tv_pclk_rate;
109

110 111 112
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
113

114
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
115
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
116

117
	const struct dispc_features *feat;
T
Tomi Valkeinen 已提交
118 119
} dispc;

120 121 122 123 124 125 126 127 128 129 130 131
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
	struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
173
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
221 222
};

223 224 225 226 227
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

228 229
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
T
Tomi Valkeinen 已提交
230

231
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
232
{
233
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
234 235
}

236
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
237
{
238
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
239 240
}

241 242 243 244 245 246 247 248 249 250 251 252
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
	const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
	const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
}

T
Tomi Valkeinen 已提交
253
#define SR(reg) \
254
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
255
#define RR(reg) \
256
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
257

258
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
259
{
260
	int i, j;
T
Tomi Valkeinen 已提交
261

262 263
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
264 265 266 267
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
268 269
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
270
		SR(GLOBAL_ALPHA);
271 272 273 274
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
275 276 277 278
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
279

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

295
		if (dss_has_feature(FEAT_CPR)) {
296 297 298
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
299
		}
300
	}
T
Tomi Valkeinen 已提交
301

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
322

323 324
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
325

326 327
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
328

329 330
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
331

332 333 334 335
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
336

337 338 339 340 341 342
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
343

344 345
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
346

347 348
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
349

350 351 352 353 354
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
355
	}
356 357 358

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
359

360
	dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
361 362 363
	dispc.ctx_valid = true;

	DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
T
Tomi Valkeinen 已提交
364 365
}

366
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
367
{
368
	int i, j, ctx;
369 370 371

	DSSDBG("dispc_restore_context\n");

372 373 374
	if (!dispc.ctx_valid)
		return;

375
	ctx = dss_get_ctx_loss_count();
376 377 378 379 380 381 382

	if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
		return;

	DSSDBG("ctx_loss_count: saved %d, current %d\n",
			dispc.ctx_loss_cnt, ctx);

383
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
384 385 386
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
387 388
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
389
		RR(GLOBAL_ALPHA);
390
	if (dss_has_feature(FEAT_MGR_LCD2))
391
		RR(CONFIG2);
392 393
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
394

395 396 397 398 399 400 401 402 403 404 405 406 407 408
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
409

410
		if (dss_has_feature(FEAT_CPR)) {
411 412 413
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
414
		}
415
	}
T
Tomi Valkeinen 已提交
416

417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
437

438 439
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
440

441 442
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
443

444 445
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
446

447 448 449 450
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
451

452 453 454 455 456 457
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
458

459 460
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
461

462 463
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
464

465 466 467 468 469
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
470
	}
T
Tomi Valkeinen 已提交
471

472 473 474
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
475 476
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
477 478
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
479 480
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
481
	/* clear spurious SYNC_LOST_DIGIT interrupts */
482
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
483 484 485 486 487 488

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
489 490

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
491 492 493 494 495
}

#undef SR
#undef RR

496 497 498 499 500 501 502 503 504 505
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}
T
Tomi Valkeinen 已提交
506
EXPORT_SYMBOL(dispc_runtime_get);
507 508 509 510 511 512 513

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

514
	r = pm_runtime_put_sync(&dispc.pdev->dev);
515
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
516
}
T
Tomi Valkeinen 已提交
517
EXPORT_SYMBOL(dispc_runtime_put);
T
Tomi Valkeinen 已提交
518

519 520
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
521
	return mgr_desc[channel].vsync_irq;
522
}
T
Tomi Valkeinen 已提交
523
EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
524

525 526
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
527 528 529
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

530
	return mgr_desc[channel].framedone_irq;
531
}
T
Tomi Valkeinen 已提交
532
EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
533

534 535 536 537
u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
{
	return mgr_desc[channel].sync_lost_irq;
}
T
Tomi Valkeinen 已提交
538
EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
539

540 541 542 543 544
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

545
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
546
{
547
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
548
}
T
Tomi Valkeinen 已提交
549
EXPORT_SYMBOL(dispc_mgr_go_busy);
T
Tomi Valkeinen 已提交
550

551
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
552
{
553 554
	WARN_ON(dispc_mgr_is_enabled(channel) == false);
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
555

556
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
557

558
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
559
}
T
Tomi Valkeinen 已提交
560
EXPORT_SYMBOL(dispc_mgr_go);
T
Tomi Valkeinen 已提交
561

562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
	enum omap_plane plane = OMAP_DSS_WB;
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

586
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
587
{
588
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
589 590
}

591
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
592
{
593
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
594 595
}

596
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
597
{
598
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
599 600
}

601
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
602 603 604 605 606 607
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

608 609
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
610 611 612 613 614 615
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

616
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
617 618 619 620 621 622
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

623 624 625
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
626
{
627
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
628 629
	int i;

630 631
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
632 633 634 635

	for (i = 0; i < 8; i++) {
		u32 h, hv;

636 637 638 639 640 641 642 643
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
644

645
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
646 647
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
648
		} else {
649 650
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
651 652
		}

T
Tomi Valkeinen 已提交
653 654
	}

655 656 657
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
658 659
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
660
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
661
				dispc_ovl_write_firv_reg(plane, i, v);
662
			else
663
				dispc_ovl_write_firv2_reg(plane, i, v);
664
		}
T
Tomi Valkeinen 已提交
665 666 667 668
	}
}


669 670 671
static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
672 673
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

674 675 676 677 678
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
679

680
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
681 682 683 684

#undef CVAL
}

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	int num_wb = dss_feat_get_num_wbs();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
		66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

	for (; i < num_wb; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
}
T
Tomi Valkeinen 已提交
703

704
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
705
{
706
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
707 708
}

709
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
710
{
711
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
712 713
}

714
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
715 716 717 718
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

719
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
720 721 722 723
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

724 725
static void dispc_ovl_set_pos(enum omap_plane plane,
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
726
{
727 728 729 730 731 732
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
733 734

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
735 736
}

737 738
static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
739 740
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
741

742
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
743 744 745
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
746 747
}

748 749
static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
750 751 752 753 754 755
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
756

757 758 759 760
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
761 762
}

763 764
static void dispc_ovl_set_zorder(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 zorder)
765
{
766
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

783 784
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
785
{
786
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
787 788
		return;

789
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
790 791
}

792 793
static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
794
{
795
	static const unsigned shifts[] = { 0, 8, 16, 24, };
796 797
	int shift;

798
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
799
		return;
800

801 802
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
803 804
}

805
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
806
{
807
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
808 809
}

810
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
811
{
812
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
813 814
}

815
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
816 817 818
		enum omap_color_mode color_mode)
{
	u32 m = 0;
819 820 821 822
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
823
		case OMAP_DSS_COLOR_RGBX16:
824 825 826
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
827
		case OMAP_DSS_COLOR_RGB12U:
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
852
			BUG(); return;
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
876
		case OMAP_DSS_COLOR_RGBX16:
877
			m = 0xa; break;
878
		case OMAP_DSS_COLOR_RGBA16:
879 880 881 882 883 884 885 886 887 888
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
889
			BUG(); return;
890
		}
T
Tomi Valkeinen 已提交
891 892
	}

893
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
894 895
}

896 897 898 899 900 901 902 903 904 905 906 907
static void dispc_ovl_configure_burst_type(enum omap_plane plane,
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

908
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
909 910 911
{
	int shift;
	u32 val;
912
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
913 914 915 916 917 918 919

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
920
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
921 922 923 924 925 926 927
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

928
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
929 930 931 932 933 934 935 936 937 938 939 940 941 942
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
943 944 945 946 947 948 949 950 951
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
952 953
		default:
			BUG();
954
			return;
955 956 957 958 959 960 961
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
962
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
963
}
T
Tomi Valkeinen 已提交
964
EXPORT_SYMBOL(dispc_ovl_set_channel_out);
T
Tomi Valkeinen 已提交
965

966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;
	enum omap_channel channel;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
983
		return 0;
984 985 986 987
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

988 989 990 991 992 993 994 995
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else if (FLD_GET(val, 31, 30) == 1)
			channel = OMAP_DSS_CHANNEL_LCD2;
		else
			channel = OMAP_DSS_CHANNEL_LCD3;
	} else if (dss_has_feature(FEAT_MGR_LCD2)) {
996 997 998 999 1000 1001 1002 1003 1004 1005 1006
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else
			channel = OMAP_DSS_CHANNEL_LCD2;
	} else {
		channel = FLD_GET(val, shift, shift);
	}

	return channel;
}

1007 1008 1009 1010 1011 1012 1013
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
	enum omap_plane plane = OMAP_DSS_WB;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1014
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1015 1016
		enum omap_burst_size burst_size)
{
1017
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1018 1019
	int shift;

1020
	shift = shifts[plane];
1021
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1022 1023
}

1024 1025 1026 1027 1028 1029
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1030
	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1031
		dispc_ovl_set_burst_size(i, burst_size);
1032 1033
}

1034
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
1035 1036 1037 1038 1039 1040
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

1055
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1056
{
1057
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1058 1059
		return;

1060
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1061 1062
}

1063
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1064
		const struct omap_dss_cpr_coefs *coefs)
1065 1066 1067
{
	u32 coef_r, coef_g, coef_b;

1068
	if (!dss_mgr_is_lcd(channel))
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1083
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
1084 1085 1086 1087 1088
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1089
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1090
	val = FLD_MOD(val, enable, 9, 9);
1091
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1092 1093
}

1094 1095
static void dispc_ovl_enable_replication(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1096
{
1097
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1098
	int shift;
T
Tomi Valkeinen 已提交
1099

1100 1101 1102
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1103 1104
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1105 1106
}

1107
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1108
		u16 height)
T
Tomi Valkeinen 已提交
1109 1110 1111
{
	u32 val;

1112 1113 1114
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1115
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1116 1117
}

1118
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1119 1120
{
	u32 size;
1121
	int fifo;
1122
	u8 start, end;
1123 1124 1125
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1126

1127
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1128

1129 1130
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1131
		size *= unit;
1132 1133 1134 1135 1136 1137 1138
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1139
	}
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
T
Tomi Valkeinen 已提交
1163 1164
}

1165
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1166
{
1167 1168 1169 1170 1171 1172 1173 1174 1175
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1176 1177
}

1178
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1179
{
1180
	u8 hi_start, hi_end, lo_start, lo_end;
1181 1182 1183 1184 1185 1186 1187 1188 1189
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1190

1191 1192 1193
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1194
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1195
			plane,
1196
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1197
				lo_start, lo_end) * unit,
1198
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1199 1200
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1201

1202
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1203 1204
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1205 1206 1207 1208 1209 1210 1211 1212 1213

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1214
}
1215
EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
T
Tomi Valkeinen 已提交
1216 1217 1218

void dispc_enable_fifomerge(bool enable)
{
1219 1220 1221 1222 1223
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1224 1225 1226 1227
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1228
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1229 1230
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1231 1232 1233 1234 1235 1236 1237
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1238 1239
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1240 1241

	burst_size = dispc_ovl_get_burst_size(plane);
1242
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1243

1244 1245
	if (use_fifomerge) {
		total_fifo_size = 0;
1246
		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1258
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1259 1260
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1261 1262 1263 1264 1265 1266 1267 1268
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1269 1270 1271 1272
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1273
}
1274
EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
1275

1276
static void dispc_ovl_set_fir(enum omap_plane plane,
1277 1278
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1279 1280 1281
{
	u32 val;

1282 1283
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1284

1285 1286 1287 1288 1289 1290
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1291

1292 1293 1294 1295 1296
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1297 1298
}

1299
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1300 1301
{
	u32 val;
1302
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1303

1304 1305 1306 1307 1308 1309
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1310
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1311 1312
}

1313
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1314 1315
{
	u32 val;
1316
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1317

1318 1319 1320 1321 1322 1323
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1324
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1325 1326
}

1327 1328
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1329 1330 1331 1332 1333 1334 1335
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1336 1337
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1338 1339 1340 1341 1342 1343
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1344

1345
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1346 1347
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1348 1349
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1350
{
1351
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1352

1353 1354
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1355

1356 1357
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1358
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1359 1360
}

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
static void dispc_ovl_set_accu_uv(enum omap_plane plane,
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
		bool ilace, enum omap_color_mode color_mode, u8 rotation)
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1416
		return;
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	}

	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1432
		return;
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1449
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1450 1451 1452 1453 1454 1455 1456 1457 1458
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1459

1460
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1461 1462
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1463
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1464

1465 1466
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1467 1468
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1469
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1470

1471 1472 1473
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1474 1475
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1476
	}
T
Tomi Valkeinen 已提交
1477

1478 1479 1480 1481 1482
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1483

1484
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1485 1486 1487 1488 1489 1490 1491

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1492
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1493 1494 1495 1496 1497 1498
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1499 1500
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1501 1502
}

1503
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1504 1505 1506 1507 1508 1509 1510 1511
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1512
	bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
1513 1514 1515 1516 1517 1518 1519

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
1520 1521
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1522 1523
		return;
	}
1524 1525 1526 1527

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1528 1529
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1540 1541 1542
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1543
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1544
		if (rotation == OMAP_DSS_ROT_0 ||
1545 1546 1547 1548 1549 1550 1551 1552 1553
				rotation == OMAP_DSS_ROT_180) {
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1554 1555 1556
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
1557

1558 1559 1560
		break;
	default:
		BUG();
1561
		return;
1562 1563 1564 1565 1566 1567 1568
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1569
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1570 1571 1572
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1573 1574 1575 1576
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1577 1578 1579 1580 1581 1582
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1583
static void dispc_ovl_set_scaling(enum omap_plane plane,
1584 1585 1586 1587 1588 1589 1590 1591
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1592
	dispc_ovl_set_scaling_common(plane,
1593 1594 1595 1596 1597 1598
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1599
	dispc_ovl_set_scaling_uv(plane,
1600 1601 1602 1603 1604 1605 1606
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1607
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1608
		enum omap_dss_rotation_type rotation_type,
T
Tomi Valkeinen 已提交
1609 1610
		bool mirroring, enum omap_color_mode color_mode)
{
1611 1612 1613
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1650
			row_repeat = true;
T
Tomi Valkeinen 已提交
1651
		else
1652
			row_repeat = false;
T
Tomi Valkeinen 已提交
1653
	}
1654

1655
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1656
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1657 1658
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1659 1660 1661 1662 1663 1664 1665 1666 1667

	if (color_mode == OMAP_DSS_COLOR_NV12) {
		bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
					(rotation == OMAP_DSS_ROT_0 ||
					rotation == OMAP_DSS_ROT_180);
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}

T
Tomi Valkeinen 已提交
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1680
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1681 1682 1683 1684 1685 1686
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1687 1688 1689 1690
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
1701
		return 0;
T
Tomi Valkeinen 已提交
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1715
		return 0;
T
Tomi Valkeinen 已提交
1716 1717 1718 1719 1720 1721 1722 1723
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1724
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1770 1771 1772 1773
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1791 1792 1793 1794
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1795 1796 1797 1798
		break;

	default:
		BUG();
1799
		return;
T
Tomi Valkeinen 已提交
1800 1801 1802 1803 1804 1805 1806 1807 1808
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1809
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1851 1852 1853 1854 1855 1856 1857 1858
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1859 1860 1861 1862 1863 1864 1865
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1866 1867 1868
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1869 1870 1871 1872 1873 1874 1875 1876
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
1877 1878 1879 1880 1881 1882 1883
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1884 1885 1886 1887 1888 1889 1890
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1891 1892 1893
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1894 1895 1896 1897 1898 1899 1900 1901 1902
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1903
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
1904 1905
				(fieldmode ? screen_width : 0),
				ps);
1906 1907 1908 1909 1910
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1911 1912 1913 1914 1915 1916 1917 1918
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1919 1920
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1921
				ps);
1922
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1923 1924 1925 1926 1927 1928 1929 1930
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1931
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
1932 1933
				(fieldmode ? screen_width : 0),
				ps);
1934 1935 1936 1937 1938
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1939 1940 1941 1942 1943 1944 1945 1946
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1947 1948
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1949
				ps);
1950
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1951 1952 1953 1954
		break;

	default:
		BUG();
1955
		return;
T
Tomi Valkeinen 已提交
1956 1957 1958
	}
}

1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	*offset1 = 0;
	if (field_offset)
		*offset0 = *offset1 + field_offset * screen_width * ps;
	else
		*offset0 = *offset1;
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
		color_mode == OMAP_DSS_COLOR_UYVY)
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

1998 1999 2000 2001
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2002
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2003
		const struct omap_video_timings *t, u16 pos_x,
2004 2005
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2006
{
2007
	const int ds = DIV_ROUND_UP(height, out_height);
2008
	unsigned long nonactive;
2009 2010 2011 2012
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2013
	nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
2014 2015 2016 2017 2018 2019

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2020
	blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
2021 2022 2023 2024
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2025 2026 2027 2028
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2029 2030 2031 2032 2033 2034 2035
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2036 2037
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2038 2039 2040 2041 2042 2043 2044 2045 2046
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2047 2048
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2049 2050 2051 2052 2053
		return -EINVAL;

	return 0;
}

2054
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2055 2056
		const struct omap_video_timings *mgr_timings, u16 width,
		u16 height, u16 out_width, u16 out_height,
2057
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
2058
{
2059
	u32 core_clk = 0;
2060
	u64 tmp;
T
Tomi Valkeinen 已提交
2061

2062 2063 2064
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2065
	if (height > out_height) {
2066
		unsigned int ppl = mgr_timings->x_res;
T
Tomi Valkeinen 已提交
2067 2068 2069

		tmp = pclk * height * out_width;
		do_div(tmp, 2 * out_height * ppl);
2070
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2071

2072 2073 2074 2075
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

T
Tomi Valkeinen 已提交
2076 2077
			tmp = pclk * (height - 2 * out_height) * out_width;
			do_div(tmp, 2 * out_height * (ppl - out_width));
2078
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2079 2080 2081 2082 2083 2084
		}
	}

	if (width > out_width) {
		tmp = pclk * width;
		do_div(tmp, out_width);
2085
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2086 2087

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
2088
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2089 2090
	}

2091
	return core_clk;
T
Tomi Valkeinen 已提交
2092 2093
}

2094
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2095
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2096 2097 2098 2099 2100 2101 2102
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2103
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2104
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2126 2127 2128
	return pclk * vf * hf;
}

2129
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2130
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2131
{
2132 2133 2134 2135 2136 2137 2138 2139 2140
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2141 2142 2143 2144 2145 2146
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2147
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2148 2149 2150 2151
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2152
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2153 2154 2155 2156 2157 2158
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2159

2160 2161 2162
	*five_taps = false;

	do {
2163 2164
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2165
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2166
				in_height, out_width, out_height, mem_to_mem);
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2188
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2189 2190 2191 2192
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2193
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2194 2195 2196 2197 2198 2199 2200 2201
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2202 2203
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2204
		*five_taps = in_height > out_height;
2205 2206 2207 2208 2209

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2210 2211 2212 2213 2214 2215
again:
		if (*five_taps)
			*core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
						in_width, in_height, out_width,
						out_height, color_mode);
		else
2216
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2217 2218
					in_height, out_width, out_height,
					mem_to_mem);
2219

2220 2221 2222 2223 2224 2225 2226 2227
		error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2243
	if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2244
				height, out_width, out_height, *five_taps)) {
2245 2246
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2247
	}
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2262
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2263 2264 2265 2266
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2267
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2268 2269 2270
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2271
	u16 in_height = height / *decim_y;
2272 2273
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2274
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2275

2276 2277 2278
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2279 2280
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2281
	}
2282 2283 2284 2285 2286 2287 2288 2289

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2290
		in_width = width / *decim_x;
2291 2292 2293 2294 2295 2296 2297 2298
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2299
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2300
				out_width, out_height, mem_to_mem);
2301
	return 0;
T
Tomi Valkeinen 已提交
2302 2303
}

2304
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2305
		enum omap_overlay_caps caps,
2306 2307
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
2308
		enum omap_color_mode color_mode, bool *five_taps,
2309
		int *x_predecim, int *y_predecim, u16 pos_x,
2310
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2311
{
2312
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2313
	const int max_decim_limit = 16;
2314
	unsigned long core_clk = 0;
2315
	int decim_x, decim_y, ret;
2316

2317 2318 2319
	if (width == out_width && height == out_height)
		return 0;

2320
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2321
		return -EINVAL;
2322

2323
	if (mem_to_mem) {
2324 2325 2326 2327 2328 2329 2330
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2346 2347
		return -EINVAL;

2348
	if (decim_y > *y_predecim || out_height > height * 8)
2349 2350
		return -EINVAL;

2351
	ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
2352
		out_width, out_height, color_mode, five_taps,
2353 2354
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2355 2356
	if (ret)
		return ret;
2357

2358 2359
	DSSDBG("required core clk rate = %lu Hz\n", core_clk);
	DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
2360

2361
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2362
		DSSERR("failed to set up scaling, "
2363 2364 2365
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2366 2367 2368
		return -EINVAL;
	}

2369 2370
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2371 2372 2373
	return 0;
}

2374 2375 2376 2377 2378 2379 2380
int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
		const struct omap_overlay_info *oi,
		const struct omap_video_timings *timings,
		int *x_predecim, int *y_predecim)
{
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
	bool five_taps = true;
2381
	bool fieldmode = false;
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
	u16 in_height = oi->height;
	u16 in_width = oi->width;
	bool ilace = timings->interlace;
	u16 out_width, out_height;
	int pos_x = oi->pos_x;
	unsigned long pclk = dispc_mgr_pclk_rate(channel);
	unsigned long lclk = dispc_mgr_lclk_rate(channel);

	out_width = oi->out_width == 0 ? oi->width : oi->out_width;
	out_height = oi->out_height == 0 ? oi->height : oi->out_height;

	if (ilace && oi->height == out_height)
2394
		fieldmode = true;
2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412

	if (ilace) {
		if (fieldmode)
			in_height /= 2;
		out_height /= 2;

		DSSDBG("adjusting for ilace: height %d, out_height %d\n",
				in_height, out_height);
	}

	if (!dss_feat_color_mode_supported(plane, oi->color_mode))
		return -EINVAL;

	return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
			in_height, out_width, out_height, oi->color_mode,
			&five_taps, x_predecim, y_predecim, pos_x,
			oi->rotation_type, false);
}
T
Tomi Valkeinen 已提交
2413
EXPORT_SYMBOL(dispc_ovl_check);
2414

2415
static int dispc_ovl_setup_common(enum omap_plane plane,
2416 2417 2418 2419 2420
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
		u16 out_width, u16 out_height, enum omap_color_mode color_mode,
		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2421 2422
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2423
{
2424
	bool five_taps = true;
2425
	bool fieldmode = false;
2426
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2427 2428 2429
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2430
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2431
	unsigned int field_offset = 0;
2432 2433
	u16 in_height = height;
	u16 in_width = width;
2434
	int x_predecim = 1, y_predecim = 1;
2435
	bool ilace = mgr_timings->interlace;
2436 2437
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2438

2439
	if (paddr == 0)
T
Tomi Valkeinen 已提交
2440 2441
		return -EINVAL;

2442 2443
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2444

2445
	if (ilace && height == out_height)
2446
		fieldmode = true;
T
Tomi Valkeinen 已提交
2447 2448 2449

	if (ilace) {
		if (fieldmode)
2450
			in_height /= 2;
2451
		pos_y /= 2;
2452
		out_height /= 2;
T
Tomi Valkeinen 已提交
2453 2454

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2455 2456
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2457 2458
	}

2459
	if (!dss_feat_color_mode_supported(plane, color_mode))
2460 2461
		return -EINVAL;

2462
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
2463 2464
			in_height, out_width, out_height, color_mode,
			&five_taps, &x_predecim, &y_predecim, pos_x,
2465
			rotation_type, mem_to_mem);
2466 2467
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2468

2469 2470
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2471

2472 2473 2474
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY ||
			color_mode == OMAP_DSS_COLOR_NV12)
2475
		cconv = 1;
T
Tomi Valkeinen 已提交
2476 2477 2478 2479 2480 2481 2482 2483 2484

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2485
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2486 2487
			field_offset = 0;
		else
2488
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2489 2490 2491 2492 2493 2494
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2495 2496 2497 2498 2499
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2500 2501 2502 2503 2504 2505 2506 2507
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2508
	if (rotation_type == OMAP_DSS_ROT_TILER)
2509
		calc_tiler_rotation_offset(screen_width, frame_width,
2510
				color_mode, fieldmode, field_offset,
2511 2512
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
2513
	else if (rotation_type == OMAP_DSS_ROT_DMA)
2514 2515
		calc_dma_rotation_offset(rotation, mirror, screen_width,
				frame_width, frame_height,
2516
				color_mode, fieldmode, field_offset,
2517 2518
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2519
	else
2520
		calc_vrfb_rotation_offset(rotation, mirror,
2521
				screen_width, frame_width, frame_height,
2522
				color_mode, fieldmode, field_offset,
2523 2524
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2525 2526 2527 2528

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2529
	dispc_ovl_set_color_mode(plane, color_mode);
T
Tomi Valkeinen 已提交
2530

2531
	dispc_ovl_configure_burst_type(plane, rotation_type);
2532

2533 2534
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2535

2536 2537 2538
	if (OMAP_DSS_COLOR_NV12 == color_mode) {
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2539 2540
	}

2541 2542
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2543

2544
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2545
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2546

2547
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2548

2549
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2550

2551
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2552 2553
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2554
				   color_mode, rotation);
2555
		dispc_ovl_set_output_size(plane, out_width, out_height);
2556
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2557 2558
	}

2559 2560
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
			color_mode);
T
Tomi Valkeinen 已提交
2561

2562 2563 2564
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2565

2566
	dispc_ovl_enable_replication(plane, caps, replication);
2567

T
Tomi Valkeinen 已提交
2568 2569 2570
	return 0;
}

2571
int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2572 2573
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
2574 2575
{
	int r;
2576
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
	enum omap_channel channel;

	channel = dispc_ovl_get_channel_out(plane);

	DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
		"%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
		plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
		oi->color_mode, oi->rotation, oi->mirror, channel, replication);

2587
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2588 2589 2590
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2591
		oi->rotation_type, replication, mgr_timings, mem_to_mem);
2592 2593 2594

	return r;
}
T
Tomi Valkeinen 已提交
2595
EXPORT_SYMBOL(dispc_ovl_setup);
2596

2597
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2598
		bool mem_to_mem, const struct omap_video_timings *mgr_timings)
2599 2600
{
	int r;
2601
	u32 l;
2602 2603 2604 2605
	enum omap_plane plane = OMAP_DSS_WB;
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
	const bool replication = false;
2606
	bool truncation;
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
	int in_width = mgr_timings->x_res;
	int in_height = mgr_timings->y_res;
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
		"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
		wi->mirror);

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
		wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
		replication, mgr_timings, mem_to_mem);

	switch (wi->color_mode) {
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_RGB24P:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
	case OMAP_DSS_COLOR_RGBX16:
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2644 2645 2646 2647

	return r;
}

2648
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2649
{
2650 2651
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2652
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2653 2654

	return 0;
T
Tomi Valkeinen 已提交
2655
}
T
Tomi Valkeinen 已提交
2656
EXPORT_SYMBOL(dispc_ovl_enable);
T
Tomi Valkeinen 已提交
2657

T
Tomi Valkeinen 已提交
2658 2659 2660 2661
bool dispc_ovl_enabled(enum omap_plane plane)
{
	return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
}
T
Tomi Valkeinen 已提交
2662
EXPORT_SYMBOL(dispc_ovl_enabled);
T
Tomi Valkeinen 已提交
2663

2664
void dispc_mgr_enable(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2665
{
2666 2667 2668
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
T
Tomi Valkeinen 已提交
2669
}
T
Tomi Valkeinen 已提交
2670
EXPORT_SYMBOL(dispc_mgr_enable);
T
Tomi Valkeinen 已提交
2671

2672 2673 2674 2675
bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}
T
Tomi Valkeinen 已提交
2676
EXPORT_SYMBOL(dispc_mgr_is_enabled);
2677

2678 2679
void dispc_wb_enable(bool enable)
{
2680
	dispc_ovl_enable(OMAP_DSS_WB, enable);
2681 2682 2683 2684
}

bool dispc_wb_is_enabled(void)
{
2685
	return dispc_ovl_enabled(OMAP_DSS_WB);
2686 2687
}

2688
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2689
{
2690 2691 2692
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2693 2694 2695 2696 2697
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2698 2699 2700
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2701 2702 2703 2704 2705
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2706 2707 2708
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2709 2710 2711
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2712
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2713
{
2714
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2715 2716 2717
}


2718
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2719
{
2720
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2721 2722 2723 2724 2725 2726 2727 2728
}

void dispc_set_loadmode(enum omap_dss_load_mode mode)
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2729
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2730
{
2731
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2732 2733
}

2734
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2735 2736 2737
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2738
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2739

2740
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2741 2742
}

2743
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2744
{
2745
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2746
}
2747

2748 2749
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2750
{
2751
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2752 2753 2754 2755
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2756
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2757 2758
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2759

2760
void dispc_mgr_setup(enum omap_channel channel,
2761
		const struct omap_overlay_manager_info *info)
2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2773
EXPORT_SYMBOL(dispc_mgr_setup);
T
Tomi Valkeinen 已提交
2774

2775
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2797
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2798 2799
}

2800
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2801 2802
{
	u32 l;
2803
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2804 2805

	switch (mode) {
2806 2807 2808
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2809
		break;
2810 2811
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2812 2813
		gpout1 = 0;
		break;
2814 2815
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2816 2817 2818 2819 2820 2821 2822
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2823 2824 2825 2826 2827 2828
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2829
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2830
{
2831
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2832 2833
}

2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
void dispc_mgr_set_lcd_config(enum omap_channel channel,
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}
T
Tomi Valkeinen 已提交
2850
EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
2851

2852 2853
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2854 2855
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2856 2857
}

T
Tomi Valkeinen 已提交
2858 2859 2860
static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
2861 2862 2863 2864 2865 2866 2867
	if (hsw < 1 || hsw > dispc.feat->sw_max ||
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2868 2869 2870
	return true;
}

2871 2872 2873 2874 2875 2876 2877 2878 2879
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
		return pclk <= dispc.feat->max_lcd_pclk ? true : false;
	else
		return pclk <= dispc.feat->max_tv_pclk ? true : false;
}

2880
bool dispc_mgr_timings_ok(enum omap_channel channel,
2881
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2882
{
2883 2884 2885 2886
	bool timings_ok;

	timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);

2887 2888 2889 2890 2891 2892 2893
	timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixel_clock * 1000);

	if (dss_mgr_is_lcd(channel)) {
		timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
				timings->hbp, timings->vsw, timings->vfp,
				timings->vbp);
	}
2894 2895

	return timings_ok;
T
Tomi Valkeinen 已提交
2896 2897
}

2898
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
2899 2900 2901 2902 2903 2904 2905
		int hfp, int hbp, int vsw, int vfp, int vbp,
		enum omap_dss_signal_level vsync_level,
		enum omap_dss_signal_level hsync_level,
		enum omap_dss_signal_edge data_pclk_edge,
		enum omap_dss_signal_level de_level,
		enum omap_dss_signal_edge sync_pclk_edge)

T
Tomi Valkeinen 已提交
2906
{
2907 2908
	u32 timing_h, timing_v, l;
	bool onoff, rf, ipc;
T
Tomi Valkeinen 已提交
2909

2910 2911 2912 2913 2914 2915
	timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
			FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(vfp, dispc.feat->fp_start, 8) |
			FLD_VAL(vbp, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2916

2917 2918
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946

	switch (data_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		ipc = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		ipc = true;
		break;
	case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
	default:
		BUG();
	}

	switch (sync_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
		onoff = false;
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		onoff = true;
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		onoff = true;
		rf = true;
		break;
	default:
		BUG();
J
Joe Perches 已提交
2947
	}
2948 2949 2950 2951 2952 2953 2954 2955 2956

	l = dispc_read_reg(DISPC_POL_FREQ(channel));
	l |= FLD_VAL(onoff, 17, 17);
	l |= FLD_VAL(rf, 16, 16);
	l |= FLD_VAL(de_level, 15, 15);
	l |= FLD_VAL(ipc, 14, 14);
	l |= FLD_VAL(hsync_level, 13, 13);
	l |= FLD_VAL(vsync_level, 12, 12);
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
T
Tomi Valkeinen 已提交
2957 2958 2959
}

/* change name to mode? */
2960
void dispc_mgr_set_timings(enum omap_channel channel,
2961
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2962 2963 2964
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
2965
	struct omap_video_timings t = *timings;
T
Tomi Valkeinen 已提交
2966

2967
	DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
2968

2969
	if (!dispc_mgr_timings_ok(channel, &t)) {
2970
		BUG();
2971 2972
		return;
	}
T
Tomi Valkeinen 已提交
2973

2974
	if (dss_mgr_is_lcd(channel)) {
2975
		_dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
2976 2977
				t.vfp, t.vbp, t.vsync_level, t.hsync_level,
				t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
2978

2979 2980
		xtot = t.x_res + t.hfp + t.hsw + t.hbp;
		ytot = t.y_res + t.vfp + t.vsw + t.vbp;
T
Tomi Valkeinen 已提交
2981

2982 2983 2984 2985 2986
		ht = (timings->pixel_clock * 1000) / xtot;
		vt = (timings->pixel_clock * 1000) / xtot / ytot;

		DSSDBG("pck %u\n", timings->pixel_clock);
		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2987
			t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
2988 2989 2990
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
			t.vsync_level, t.hsync_level, t.data_pclk_edge,
			t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
2991

2992
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2993
	} else {
2994
		if (t.interlace == true)
2995
			t.y_res /= 2;
2996
	}
2997

2998
	dispc_mgr_set_size(channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
2999
}
T
Tomi Valkeinen 已提交
3000
EXPORT_SYMBOL(dispc_mgr_set_timings);
T
Tomi Valkeinen 已提交
3001

3002
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3003
		u16 pck_div)
T
Tomi Valkeinen 已提交
3004 3005
{
	BUG_ON(lck_div < 1);
3006
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3007

3008
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3009
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3010 3011 3012 3013

	if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3014 3015
}

3016
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3017
		int *pck_div)
T
Tomi Valkeinen 已提交
3018 3019
{
	u32 l;
3020
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3021 3022 3023 3024 3025 3026
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

unsigned long dispc_fclk_rate(void)
{
3027
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
3028 3029
	unsigned long r = 0;

3030
	switch (dss_get_dispc_clk_source()) {
3031
	case OMAP_DSS_CLK_SRC_FCK:
3032
		r = dss_get_dispc_clk_rate();
3033
		break;
3034
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3035 3036
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3037
		break;
3038 3039 3040 3041
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
3042 3043
	default:
		BUG();
3044
		return 0;
3045 3046
	}

T
Tomi Valkeinen 已提交
3047 3048 3049
	return r;
}

3050
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3051
{
3052
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
3053 3054 3055 3056
	int lcd;
	unsigned long r;
	u32 l;

3057 3058
	if (dss_mgr_is_lcd(channel)) {
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3059

3060
		lcd = FLD_GET(l, 23, 16);
T
Tomi Valkeinen 已提交
3061

3062 3063
		switch (dss_get_lcd_clk_source(channel)) {
		case OMAP_DSS_CLK_SRC_FCK:
3064
			r = dss_get_dispc_clk_rate();
3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
			break;
		case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
			dsidev = dsi_get_dsidev_from_id(0);
			r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
			break;
		case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
			dsidev = dsi_get_dsidev_from_id(1);
			r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
			break;
		default:
			BUG();
			return 0;
		}
T
Tomi Valkeinen 已提交
3078

3079 3080 3081 3082
		return r / lcd;
	} else {
		return dispc_fclk_rate();
	}
T
Tomi Valkeinen 已提交
3083 3084
}

3085
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3086 3087 3088
{
	unsigned long r;

3089
	if (dss_mgr_is_lcd(channel)) {
3090 3091
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3092

3093
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3094

3095
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3096

3097 3098 3099 3100
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3101
		return dispc.tv_pclk_rate;
3102
	}
T
Tomi Valkeinen 已提交
3103 3104
}

3105 3106 3107 3108 3109
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3110 3111
unsigned long dispc_core_clk_rate(void)
{
3112
	return dispc.core_clk_rate;
3113 3114
}

3115 3116
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
{
3117 3118 3119 3120 3121 3122
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3123 3124 3125 3126 3127 3128

	return dispc_mgr_pclk_rate(channel);
}

static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
{
3129 3130 3131 3132 3133 3134
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3135

3136
	return dispc_mgr_lclk_rate(channel);
3137
}
3138

3139
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3140 3141
{
	int lcd, pcd;
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162
	enum omap_dss_clk_source lcd_clk_src;

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

	seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3163
	u32 l;
3164
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3165

3166 3167
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3168 3169 3170

	seq_printf(s, "- DISPC -\n");

3171 3172 3173
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3174 3175

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3176

3177 3178 3179 3180 3181 3182 3183 3184
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3185

3186
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3187

3188 3189 3190 3191
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3192 3193

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3194 3195
}

3196
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3197
{
3198 3199 3200 3201 3202
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3203
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3204 3205 3206 3207 3208
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3209
		[OMAP_DSS_VIDEO3]	= "VID3",
3210 3211 3212
	};
	const char **p_names;

3213
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3214

3215 3216
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3217

3218
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3229 3230
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3231
		DUMPREG(DISPC_GLOBAL_ALPHA);
3232 3233 3234
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3235
	}
3236 3237 3238 3239
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
T
Tomi Valkeinen 已提交
3240 3241
	if (dss_has_feature(FEAT_MFLAG))
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3242 3243 3244 3245

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3246
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3247
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3248 3249
	dispc_read_reg(DISPC_REG(i, r)))

3250
	p_names = mgr_names;
3251

3252 3253 3254 3255 3256
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3257

3258 3259
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3260

3261 3262 3263 3264 3265 3266 3267
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
		DUMPREG(i, DISPC_SIZE_MGR);
3268

3269 3270 3271
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3272

3273
		if (dss_has_feature(FEAT_CPR)) {
3274 3275 3276
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3277
		}
3278
	}
T
Tomi Valkeinen 已提交
3279

3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
T
Tomi Valkeinen 已提交
3316 3317
		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3318
	}
3319 3320 3321 3322 3323 3324

#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3325
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3326
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3327 3328
	dispc_read_reg(DISPC_REG(plane, name, i)))

3329
	/* Video pipeline coefficient registers */
3330

3331 3332 3333 3334
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3335

3336 3337
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3338

3339 3340
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3341

3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3357
	}
T
Tomi Valkeinen 已提交
3358

3359
	dispc_runtime_put();
3360 3361

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3362 3363 3364 3365 3366 3367 3368 3369 3370
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3371
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3372 3373 3374 3375
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3376

T
Tomi Valkeinen 已提交
3377 3378 3379
	return 0;
}

3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3391

3392 3393 3394 3395 3396
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3397

3398 3399
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3400

3401
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3402

3403 3404
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3405

3406 3407
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3408

3409 3410
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3411

3412 3413
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3414

3415 3416
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3417

3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
			if (dss_has_feature(FEAT_CORE_CLK_DIV))
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3438 3439
}

3440
void dispc_mgr_set_clock_div(enum omap_channel channel,
3441
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3442 3443 3444 3445
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3446
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3447 3448
}

3449
int dispc_mgr_get_clock_div(enum omap_channel channel,
3450
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3451 3452 3453 3454 3455
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3456 3457
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3458 3459 3460 3461 3462 3463 3464

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3465 3466 3467 3468
u32 dispc_read_irqstatus(void)
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
3469
EXPORT_SYMBOL(dispc_read_irqstatus);
3470 3471 3472 3473 3474

void dispc_clear_irqstatus(u32 mask)
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}
T
Tomi Valkeinen 已提交
3475
EXPORT_SYMBOL(dispc_clear_irqstatus);
3476 3477 3478 3479 3480

u32 dispc_read_irqenable(void)
{
	return dispc_read_reg(DISPC_IRQENABLE);
}
T
Tomi Valkeinen 已提交
3481
EXPORT_SYMBOL(dispc_read_irqenable);
3482 3483 3484 3485 3486 3487 3488 3489 3490 3491

void dispc_write_irqenable(u32 mask)
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}
T
Tomi Valkeinen 已提交
3492
EXPORT_SYMBOL(dispc_write_irqenable);
3493

T
Tomi Valkeinen 已提交
3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3508 3509 3510 3511 3512 3513 3514
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3515 3516

		dispc.core_clk_rate = dispc_fclk_rate();
3517 3518
	}

T
Tomi Valkeinen 已提交
3519
	/* FUNCGATED */
3520 3521
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3522

3523
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3524 3525 3526

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3527
	dispc_init_fifos();
3528 3529

	dispc_configure_burst_sizes();
3530 3531

	dispc_ovl_enable_zorder_planes();
3532 3533 3534

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3535 3536
}

3537 3538 3539 3540 3541 3542 3543
static const struct dispc_features omap24xx_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3544 3545 3546 3547
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3548
	.max_lcd_pclk		=	66500000,
3549 3550
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
3551
	.num_fifos		=	3,
3552
	.no_framedone_tv	=	true,
3553
	.set_max_preload	=	false,
3554 3555 3556 3557 3558 3559 3560 3561 3562
};

static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3563 3564 3565 3566
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3567 3568
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3569 3570
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3571
	.num_fifos		=	3,
3572
	.no_framedone_tv	=	true,
3573
	.set_max_preload	=	false,
3574 3575 3576 3577 3578 3579 3580 3581 3582
};

static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3583 3584 3585 3586
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3587 3588
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3589 3590
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3591
	.num_fifos		=	3,
3592
	.no_framedone_tv	=	true,
3593
	.set_max_preload	=	false,
3594 3595 3596 3597 3598 3599 3600 3601 3602
};

static const struct dispc_features omap44xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3603 3604 3605 3606
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3607 3608
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
3609 3610
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
3611
	.num_fifos		=	5,
3612
	.gfx_fifo_workaround	=	true,
3613
	.set_max_preload	=	true,
3614 3615
};

3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626
static const struct dispc_features omap54xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
3627 3628
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
3629 3630 3631 3632
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
	.gfx_fifo_workaround	=	true,
3633
	.mstandby_workaround	=	true,
3634
	.set_max_preload	=	true,
3635 3636
};

3637
static int __init dispc_init_features(struct platform_device *pdev)
3638 3639 3640 3641
{
	const struct dispc_features *src;
	struct dispc_features *dst;

3642
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
3643
	if (!dst) {
3644
		dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
3645 3646 3647
		return -ENOMEM;
	}

3648
	switch (omapdss_get_version()) {
3649
	case OMAPDSS_VER_OMAP24xx:
3650
		src = &omap24xx_dispc_feats;
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
		src = &omap34xx_rev1_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
		src = &omap34xx_rev3_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
3666
		src = &omap44xx_dispc_feats;
3667 3668 3669
		break;

	case OMAPDSS_VER_OMAP5:
3670
		src = &omap54xx_dispc_feats;
3671 3672 3673
		break;

	default:
3674 3675 3676 3677 3678 3679 3680 3681 3682
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	dispc.feat = dst;

	return 0;
}

3683 3684 3685 3686 3687
int dispc_request_irq(irq_handler_t handler, void *dev_id)
{
	return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
			     IRQF_SHARED, "OMAP DISPC", dev_id);
}
T
Tomi Valkeinen 已提交
3688
EXPORT_SYMBOL(dispc_request_irq);
3689 3690 3691 3692 3693

void dispc_free_irq(void *dev_id)
{
	devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
}
T
Tomi Valkeinen 已提交
3694
EXPORT_SYMBOL(dispc_free_irq);
3695

3696
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
3697
static int __init omap_dispchw_probe(struct platform_device *pdev)
3698 3699
{
	u32 rev;
3700
	int r = 0;
3701 3702
	struct resource *dispc_mem;

3703 3704
	dispc.pdev = pdev;

3705
	r = dispc_init_features(dispc.pdev);
3706 3707 3708
	if (r)
		return r;

3709 3710 3711
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
3712
		return -EINVAL;
3713
	}
3714

J
Julia Lawall 已提交
3715 3716
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
3717 3718
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
3719
		return -ENOMEM;
3720
	}
3721

3722 3723 3724
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
3725
		return -ENODEV;
3726 3727
	}

3728 3729 3730 3731 3732
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
3733 3734 3735 3736

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
3737
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
3738 3739
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

3740
	dispc_runtime_put();
3741

3742 3743
	dss_init_overlay_managers();

3744 3745
	dss_debugfs_create_file("dispc", dispc_dump_regs);

3746
	return 0;
3747 3748 3749

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
3750
	return r;
3751 3752
}

T
Tomi Valkeinen 已提交
3753
static int __exit omap_dispchw_remove(struct platform_device *pdev)
3754
{
3755 3756
	pm_runtime_disable(&pdev->dev);

3757 3758
	dss_uninit_overlay_managers();

3759 3760 3761
	return 0;
}

3762 3763 3764 3765 3766 3767 3768 3769 3770
static int dispc_runtime_suspend(struct device *dev)
{
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
3771 3772
	_omap_dispc_initial_config();

3773
	dispc_restore_context();
3774 3775 3776 3777 3778 3779 3780 3781 3782

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

3783
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
3784
	.remove         = __exit_p(omap_dispchw_remove),
3785 3786 3787
	.driver         = {
		.name   = "omapdss_dispc",
		.owner  = THIS_MODULE,
3788
		.pm	= &dispc_pm_ops,
3789 3790 3791
	},
};

T
Tomi Valkeinen 已提交
3792
int __init dispc_init_platform_driver(void)
3793
{
3794
	return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
3795 3796
}

T
Tomi Valkeinen 已提交
3797
void __exit dispc_uninit_platform_driver(void)
3798
{
3799
	platform_driver_unregister(&omap_dispchw_driver);
3800
}