amdgpu_vce.c 27.6 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
/*
 * Copyright 2013 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * Authors: Christian König <christian.koenig@amd.com>
 */

#include <linux/firmware.h>
#include <linux/module.h>
#include <drm/drmP.h>
#include <drm/drm.h>

#include "amdgpu.h"
#include "amdgpu_pm.h"
#include "amdgpu_vce.h"
#include "cikd.h"

/* 1 second timeout */
39
#define VCE_IDLE_TIMEOUT	msecs_to_jiffies(1000)
A
Alex Deucher 已提交
40 41 42 43

/* Firmware Names */
#ifdef CONFIG_DRM_AMDGPU_CIK
#define FIRMWARE_BONAIRE	"radeon/bonaire_vce.bin"
44 45 46
#define FIRMWARE_KABINI	"radeon/kabini_vce.bin"
#define FIRMWARE_KAVERI	"radeon/kaveri_vce.bin"
#define FIRMWARE_HAWAII	"radeon/hawaii_vce.bin"
A
Alex Deucher 已提交
47 48
#define FIRMWARE_MULLINS	"radeon/mullins_vce.bin"
#endif
49 50
#define FIRMWARE_TONGA		"amdgpu/tonga_vce.bin"
#define FIRMWARE_CARRIZO	"amdgpu/carrizo_vce.bin"
51
#define FIRMWARE_FIJI		"amdgpu/fiji_vce.bin"
52
#define FIRMWARE_STONEY		"amdgpu/stoney_vce.bin"
53
#define FIRMWARE_POLARIS10	"amdgpu/polaris10_vce.bin"
54 55 56
#define FIRMWARE_POLARIS11	"amdgpu/polaris11_vce.bin"
#define FIRMWARE_POLARIS12	"amdgpu/polaris12_vce.bin"
#define FIRMWARE_VEGAM		"amdgpu/vegam_vce.bin"
A
Alex Deucher 已提交
57

58
#define FIRMWARE_VEGA10		"amdgpu/vega10_vce.bin"
59
#define FIRMWARE_VEGA12		"amdgpu/vega12_vce.bin"
60

A
Alex Deucher 已提交
61 62 63 64 65 66 67 68 69
#ifdef CONFIG_DRM_AMDGPU_CIK
MODULE_FIRMWARE(FIRMWARE_BONAIRE);
MODULE_FIRMWARE(FIRMWARE_KABINI);
MODULE_FIRMWARE(FIRMWARE_KAVERI);
MODULE_FIRMWARE(FIRMWARE_HAWAII);
MODULE_FIRMWARE(FIRMWARE_MULLINS);
#endif
MODULE_FIRMWARE(FIRMWARE_TONGA);
MODULE_FIRMWARE(FIRMWARE_CARRIZO);
70
MODULE_FIRMWARE(FIRMWARE_FIJI);
71
MODULE_FIRMWARE(FIRMWARE_STONEY);
72 73
MODULE_FIRMWARE(FIRMWARE_POLARIS10);
MODULE_FIRMWARE(FIRMWARE_POLARIS11);
74
MODULE_FIRMWARE(FIRMWARE_POLARIS12);
75
MODULE_FIRMWARE(FIRMWARE_VEGAM);
A
Alex Deucher 已提交
76

77
MODULE_FIRMWARE(FIRMWARE_VEGA10);
78
MODULE_FIRMWARE(FIRMWARE_VEGA12);
79

A
Alex Deucher 已提交
80 81 82 83 84 85 86 87 88
static void amdgpu_vce_idle_work_handler(struct work_struct *work);

/**
 * amdgpu_vce_init - allocate memory, load vce firmware
 *
 * @adev: amdgpu_device pointer
 *
 * First step to get VCE online, allocate memory and load the firmware
 */
89
int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
A
Alex Deucher 已提交
90
{
91
	struct amdgpu_ring *ring;
92
	struct drm_sched_rq *rq;
A
Alex Deucher 已提交
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
	const char *fw_name;
	const struct common_firmware_header *hdr;
	unsigned ucode_version, version_major, version_minor, binary_id;
	int i, r;

	switch (adev->asic_type) {
#ifdef CONFIG_DRM_AMDGPU_CIK
	case CHIP_BONAIRE:
		fw_name = FIRMWARE_BONAIRE;
		break;
	case CHIP_KAVERI:
		fw_name = FIRMWARE_KAVERI;
		break;
	case CHIP_KABINI:
		fw_name = FIRMWARE_KABINI;
		break;
	case CHIP_HAWAII:
		fw_name = FIRMWARE_HAWAII;
		break;
	case CHIP_MULLINS:
		fw_name = FIRMWARE_MULLINS;
		break;
#endif
	case CHIP_TONGA:
		fw_name = FIRMWARE_TONGA;
		break;
	case CHIP_CARRIZO:
		fw_name = FIRMWARE_CARRIZO;
		break;
122 123 124
	case CHIP_FIJI:
		fw_name = FIRMWARE_FIJI;
		break;
125 126 127
	case CHIP_STONEY:
		fw_name = FIRMWARE_STONEY;
		break;
128 129
	case CHIP_POLARIS10:
		fw_name = FIRMWARE_POLARIS10;
130
		break;
131 132
	case CHIP_POLARIS11:
		fw_name = FIRMWARE_POLARIS11;
133
		break;
134 135 136
	case CHIP_POLARIS12:
		fw_name = FIRMWARE_POLARIS12;
		break;
137 138 139
	case CHIP_VEGAM:
		fw_name = FIRMWARE_VEGAM;
		break;
140 141 142
	case CHIP_VEGA10:
		fw_name = FIRMWARE_VEGA10;
		break;
143 144
	case CHIP_VEGA12:
		fw_name = FIRMWARE_VEGA12;
145
		break;
A
Alex Deucher 已提交
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177

	default:
		return -EINVAL;
	}

	r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
	if (r) {
		dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
			fw_name);
		return r;
	}

	r = amdgpu_ucode_validate(adev->vce.fw);
	if (r) {
		dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
			fw_name);
		release_firmware(adev->vce.fw);
		adev->vce.fw = NULL;
		return r;
	}

	hdr = (const struct common_firmware_header *)adev->vce.fw->data;

	ucode_version = le32_to_cpu(hdr->ucode_version);
	version_major = (ucode_version >> 20) & 0xfff;
	version_minor = (ucode_version >> 8) & 0xfff;
	binary_id = ucode_version & 0xff;
	DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
		version_major, version_minor, binary_id);
	adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
				(binary_id << 8));

178 179 180
	r = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
				    AMDGPU_GEM_DOMAIN_VRAM, &adev->vce.vcpu_bo,
				    &adev->vce.gpu_addr, &adev->vce.cpu_addr);
A
Alex Deucher 已提交
181 182 183 184 185
	if (r) {
		dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
		return r;
	}

186
	ring = &adev->vce.ring[0];
187 188
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
	r = drm_sched_entity_init(&ring->sched, &adev->vce.entity,
189
				  rq, NULL);
190 191 192 193 194
	if (r != 0) {
		DRM_ERROR("Failed setting up VCE run queue.\n");
		return r;
	}

A
Alex Deucher 已提交
195 196 197 198 199
	for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
		atomic_set(&adev->vce.handles[i], 0);
		adev->vce.filp[i] = NULL;
	}

200 201 202
	INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
	mutex_init(&adev->vce.idle_mutex);

A
Alex Deucher 已提交
203 204 205 206 207 208 209 210 211 212 213 214
	return 0;
}

/**
 * amdgpu_vce_fini - free memory
 *
 * @adev: amdgpu_device pointer
 *
 * Last step on VCE teardown, free firmware memory
 */
int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
{
215 216
	unsigned i;

A
Alex Deucher 已提交
217 218 219
	if (adev->vce.vcpu_bo == NULL)
		return 0;

220
	drm_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity);
221

222 223
	amdgpu_bo_free_kernel(&adev->vce.vcpu_bo, &adev->vce.gpu_addr,
		(void **)&adev->vce.cpu_addr);
A
Alex Deucher 已提交
224

225 226
	for (i = 0; i < adev->vce.num_rings; i++)
		amdgpu_ring_fini(&adev->vce.ring[i]);
A
Alex Deucher 已提交
227 228

	release_firmware(adev->vce.fw);
229
	mutex_destroy(&adev->vce.idle_mutex);
A
Alex Deucher 已提交
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253

	return 0;
}

/**
 * amdgpu_vce_suspend - unpin VCE fw memory
 *
 * @adev: amdgpu_device pointer
 *
 */
int amdgpu_vce_suspend(struct amdgpu_device *adev)
{
	int i;

	if (adev->vce.vcpu_bo == NULL)
		return 0;

	for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
		if (atomic_read(&adev->vce.handles[i]))
			break;

	if (i == AMDGPU_MAX_VCE_HANDLES)
		return 0;

254
	cancel_delayed_work_sync(&adev->vce.idle_work);
A
Alex Deucher 已提交
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
	/* TODO: suspending running encoding sessions isn't supported */
	return -EINVAL;
}

/**
 * amdgpu_vce_resume - pin VCE fw memory
 *
 * @adev: amdgpu_device pointer
 *
 */
int amdgpu_vce_resume(struct amdgpu_device *adev)
{
	void *cpu_addr;
	const struct common_firmware_header *hdr;
	unsigned offset;
	int r;

	if (adev->vce.vcpu_bo == NULL)
		return -EINVAL;

	r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
	if (r) {
		dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
		return r;
	}

	r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
	if (r) {
		amdgpu_bo_unreserve(adev->vce.vcpu_bo);
		dev_err(adev->dev, "(%d) VCE map failed\n", r);
		return r;
	}

	hdr = (const struct common_firmware_header *)adev->vce.fw->data;
	offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
290 291
	memcpy_toio(cpu_addr, adev->vce.fw->data + offset,
		    adev->vce.fw->size - offset);
A
Alex Deucher 已提交
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310

	amdgpu_bo_kunmap(adev->vce.vcpu_bo);

	amdgpu_bo_unreserve(adev->vce.vcpu_bo);

	return 0;
}

/**
 * amdgpu_vce_idle_work_handler - power off VCE
 *
 * @work: pointer to work structure
 *
 * power of VCE when it's not used any more
 */
static void amdgpu_vce_idle_work_handler(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, vce.idle_work.work);
311
	unsigned i, count = 0;
A
Alex Deucher 已提交
312

313 314 315 316
	for (i = 0; i < adev->vce.num_rings; i++)
		count += amdgpu_fence_count_emitted(&adev->vce.ring[i]);

	if (count == 0) {
A
Alex Deucher 已提交
317 318 319 320
		if (adev->pm.dpm_enabled) {
			amdgpu_dpm_enable_vce(adev, false);
		} else {
			amdgpu_asic_set_vce_clocks(adev, 0, 0);
321 322 323 324
			amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
							       AMD_PG_STATE_GATE);
			amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
							       AMD_CG_STATE_GATE);
A
Alex Deucher 已提交
325 326
		}
	} else {
327
		schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT);
A
Alex Deucher 已提交
328 329 330 331
	}
}

/**
332
 * amdgpu_vce_ring_begin_use - power up VCE
A
Alex Deucher 已提交
333
 *
334
 * @ring: amdgpu ring
A
Alex Deucher 已提交
335 336 337
 *
 * Make sure VCE is powerd up when we want to use it
 */
338
void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring)
A
Alex Deucher 已提交
339
{
340 341
	struct amdgpu_device *adev = ring->adev;
	bool set_clocks;
A
Alex Deucher 已提交
342

343 344 345
	if (amdgpu_sriov_vf(adev))
		return;

346 347
	mutex_lock(&adev->vce.idle_mutex);
	set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
348
	if (set_clocks) {
A
Alex Deucher 已提交
349 350 351 352
		if (adev->pm.dpm_enabled) {
			amdgpu_dpm_enable_vce(adev, true);
		} else {
			amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
353 354 355 356
			amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
							       AMD_CG_STATE_UNGATE);
			amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
							       AMD_PG_STATE_UNGATE);
357

A
Alex Deucher 已提交
358 359
		}
	}
360 361 362 363 364 365 366 367 368 369 370 371
	mutex_unlock(&adev->vce.idle_mutex);
}

/**
 * amdgpu_vce_ring_end_use - power VCE down
 *
 * @ring: amdgpu ring
 *
 * Schedule work to power VCE down again
 */
void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring)
{
372 373
	if (!amdgpu_sriov_vf(ring->adev))
		schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT);
A
Alex Deucher 已提交
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
}

/**
 * amdgpu_vce_free_handles - free still open VCE handles
 *
 * @adev: amdgpu_device pointer
 * @filp: drm file pointer
 *
 * Close all VCE handles still open by this file pointer
 */
void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
{
	struct amdgpu_ring *ring = &adev->vce.ring[0];
	int i, r;
	for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
		uint32_t handle = atomic_read(&adev->vce.handles[i]);
390

A
Alex Deucher 已提交
391 392 393
		if (!handle || adev->vce.filp[i] != filp)
			continue;

394
		r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
A
Alex Deucher 已提交
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
		if (r)
			DRM_ERROR("Error destroying VCE handle (%d)!\n", r);

		adev->vce.filp[i] = NULL;
		atomic_set(&adev->vce.handles[i], 0);
	}
}

/**
 * amdgpu_vce_get_create_msg - generate a VCE create msg
 *
 * @adev: amdgpu_device pointer
 * @ring: ring we should submit the msg to
 * @handle: VCE session handle to use
 * @fence: optional fence to return
 *
 * Open up a stream for HW test
 */
int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
414
			      struct dma_fence **fence)
A
Alex Deucher 已提交
415 416
{
	const unsigned ib_size_dw = 1024;
417 418
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
419
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
420 421 422
	uint64_t dummy;
	int i, r;

423 424
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
	if (r)
A
Alex Deucher 已提交
425
		return r;
426 427

	ib = &job->ibs[0];
A
Alex Deucher 已提交
428

429
	dummy = ib->gpu_addr + 1024;
A
Alex Deucher 已提交
430 431

	/* stitch together an VCE create msg */
432 433 434 435 436
	ib->length_dw = 0;
	ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
	ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
	ib->ptr[ib->length_dw++] = handle;

437 438 439 440
	if ((ring->adev->vce.fw_version >> 24) >= 52)
		ib->ptr[ib->length_dw++] = 0x00000040; /* len */
	else
		ib->ptr[ib->length_dw++] = 0x00000030; /* len */
441 442 443 444 445 446 447 448 449 450 451
	ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000042;
	ib->ptr[ib->length_dw++] = 0x0000000a;
	ib->ptr[ib->length_dw++] = 0x00000001;
	ib->ptr[ib->length_dw++] = 0x00000080;
	ib->ptr[ib->length_dw++] = 0x00000060;
	ib->ptr[ib->length_dw++] = 0x00000100;
	ib->ptr[ib->length_dw++] = 0x00000100;
	ib->ptr[ib->length_dw++] = 0x0000000c;
	ib->ptr[ib->length_dw++] = 0x00000000;
452 453 454 455 456 457
	if ((ring->adev->vce.fw_version >> 24) >= 52) {
		ib->ptr[ib->length_dw++] = 0x00000000;
		ib->ptr[ib->length_dw++] = 0x00000000;
		ib->ptr[ib->length_dw++] = 0x00000000;
		ib->ptr[ib->length_dw++] = 0x00000000;
	}
458 459 460 461 462 463 464 465 466 467

	ib->ptr[ib->length_dw++] = 0x00000014; /* len */
	ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
	ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
	ib->ptr[ib->length_dw++] = dummy;
	ib->ptr[ib->length_dw++] = 0x00000001;

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

468
	r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
469
	job->fence = dma_fence_get(f);
470 471
	if (r)
		goto err;
472 473

	amdgpu_job_free(job);
A
Alex Deucher 已提交
474
	if (fence)
475 476
		*fence = dma_fence_get(f);
	dma_fence_put(f);
477
	return 0;
478

479
err:
480
	amdgpu_job_free(job);
A
Alex Deucher 已提交
481 482 483 484 485 486 487 488 489 490 491 492 493 494
	return r;
}

/**
 * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
 *
 * @adev: amdgpu_device pointer
 * @ring: ring we should submit the msg to
 * @handle: VCE session handle to use
 * @fence: optional fence to return
 *
 * Close up a stream for HW test or if userspace failed to do so
 */
int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
495
			       bool direct, struct dma_fence **fence)
A
Alex Deucher 已提交
496 497
{
	const unsigned ib_size_dw = 1024;
498 499
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
500
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
501 502
	int i, r;

503 504
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
	if (r)
A
Alex Deucher 已提交
505 506
		return r;

507
	ib = &job->ibs[0];
A
Alex Deucher 已提交
508 509

	/* stitch together an VCE destroy msg */
510 511 512 513 514
	ib->length_dw = 0;
	ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
	ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
	ib->ptr[ib->length_dw++] = handle;

515 516 517 518 519 520 521 522
	ib->ptr[ib->length_dw++] = 0x00000020; /* len */
	ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
	ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
	ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
	ib->ptr[ib->length_dw++] = 0x00000000;
523 524 525 526 527 528

	ib->ptr[ib->length_dw++] = 0x00000008; /* len */
	ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;
529 530

	if (direct) {
531
		r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
532
		job->fence = dma_fence_get(f);
533 534 535 536 537
		if (r)
			goto err;

		amdgpu_job_free(job);
	} else {
538
		r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
539 540 541 542 543
				      AMDGPU_FENCE_OWNER_UNDEFINED, &f);
		if (r)
			goto err;
	}

A
Alex Deucher 已提交
544
	if (fence)
545 546
		*fence = dma_fence_get(f);
	dma_fence_put(f);
547
	return 0;
548

549
err:
550
	amdgpu_job_free(job);
A
Alex Deucher 已提交
551 552 553
	return r;
}

554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
/**
 * amdgpu_vce_cs_validate_bo - make sure not to cross 4GB boundary
 *
 * @p: parser context
 * @lo: address of lower dword
 * @hi: address of higher dword
 * @size: minimum size
 * @index: bs/fb index
 *
 * Make sure that no BO cross a 4GB boundary.
 */
static int amdgpu_vce_validate_bo(struct amdgpu_cs_parser *p, uint32_t ib_idx,
				  int lo, int hi, unsigned size, int32_t index)
{
	int64_t offset = ((uint64_t)size) * ((int64_t)index);
569
	struct ttm_operation_ctx ctx = { false, false };
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	struct amdgpu_bo_va_mapping *mapping;
	unsigned i, fpfn, lpfn;
	struct amdgpu_bo *bo;
	uint64_t addr;
	int r;

	addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
	       ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
	if (index >= 0) {
		addr += offset;
		fpfn = PAGE_ALIGN(offset) >> PAGE_SHIFT;
		lpfn = 0x100000000ULL >> PAGE_SHIFT;
	} else {
		fpfn = 0;
		lpfn = (0x100000000ULL - PAGE_ALIGN(offset)) >> PAGE_SHIFT;
	}

	r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
	if (r) {
		DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
			  addr, lo, hi, size, index);
		return r;
	}

	for (i = 0; i < bo->placement.num_placement; ++i) {
		bo->placements[i].fpfn = max(bo->placements[i].fpfn, fpfn);
596 597
		bo->placements[i].lpfn = bo->placements[i].lpfn ?
			min(bo->placements[i].lpfn, lpfn) : lpfn;
598
	}
599
	return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
600 601 602
}


A
Alex Deucher 已提交
603 604 605 606 607 608
/**
 * amdgpu_vce_cs_reloc - command submission relocation
 *
 * @p: parser context
 * @lo: address of lower dword
 * @hi: address of higher dword
609
 * @size: minimum size
A
Alex Deucher 已提交
610 611 612
 *
 * Patch relocation inside command stream with real buffer address
 */
613
static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
614
			       int lo, int hi, unsigned size, uint32_t index)
A
Alex Deucher 已提交
615 616 617 618
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_bo *bo;
	uint64_t addr;
619
	int r;
A
Alex Deucher 已提交
620

621 622 623
	if (index == 0xffffffff)
		index = 0;

A
Alex Deucher 已提交
624 625
	addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
	       ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
626
	addr += ((uint64_t)size) * ((uint64_t)index);
A
Alex Deucher 已提交
627

628 629
	r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
	if (r) {
630 631
		DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
			  addr, lo, hi, size, index);
632
		return r;
A
Alex Deucher 已提交
633 634
	}

635
	if ((addr + (uint64_t)size) >
636
	    (mapping->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
637 638 639 640 641
		DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
			  addr, lo, hi);
		return -EINVAL;
	}

642
	addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
643
	addr += amdgpu_bo_gpu_offset(bo);
644
	addr -= ((uint64_t)size) * ((uint64_t)index);
A
Alex Deucher 已提交
645

646 647
	amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
	amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
A
Alex Deucher 已提交
648 649 650 651

	return 0;
}

652 653 654 655 656
/**
 * amdgpu_vce_validate_handle - validate stream handle
 *
 * @p: parser context
 * @handle: handle to validate
657
 * @allocated: allocated a new handle?
658 659 660 661 662
 *
 * Validates the handle and return the found session index or -EINVAL
 * we we don't have another free session index.
 */
static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
663
				      uint32_t handle, uint32_t *allocated)
664 665 666 667 668
{
	unsigned i;

	/* validate the handle */
	for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
669 670 671 672 673
		if (atomic_read(&p->adev->vce.handles[i]) == handle) {
			if (p->adev->vce.filp[i] != p->filp) {
				DRM_ERROR("VCE handle collision detected!\n");
				return -EINVAL;
			}
674
			return i;
675
		}
676 677 678 679 680 681 682
	}

	/* handle not found try to alloc a new one */
	for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
		if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
			p->adev->vce.filp[i] = p->filp;
			p->adev->vce.img_size[i] = 0;
683
			*allocated |= 1 << i;
684 685 686 687 688 689 690 691
			return i;
		}
	}

	DRM_ERROR("No more free VCE handles!\n");
	return -EINVAL;
}

A
Alex Deucher 已提交
692 693 694 695 696 697 698 699
/**
 * amdgpu_vce_cs_parse - parse and validate the command stream
 *
 * @p: parser context
 *
 */
int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
{
700
	struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
701
	unsigned fb_idx = 0, bs_idx = 0;
702
	int session_idx = -1;
703 704 705
	uint32_t destroyed = 0;
	uint32_t created = 0;
	uint32_t allocated = 0;
706 707
	uint32_t tmp, handle = 0;
	uint32_t *size = &tmp;
708 709
	unsigned idx;
	int i, r = 0;
710

711 712 713
	p->job->vm = NULL;
	ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);

714
	for (idx = 0; idx < ib->length_dw;) {
A
Alex Deucher 已提交
715 716 717 718 719
		uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
		uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);

		if ((len < 8) || (len & 3)) {
			DRM_ERROR("invalid VCE command length (%d)!\n", len);
720 721
			r = -EINVAL;
			goto out;
A
Alex Deucher 已提交
722 723
		}

724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
		switch (cmd) {
		case 0x00000002: /* task info */
			fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
			bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
			break;

		case 0x03000001: /* encode */
			r = amdgpu_vce_validate_bo(p, ib_idx, idx + 10,
						   idx + 9, 0, 0);
			if (r)
				goto out;

			r = amdgpu_vce_validate_bo(p, ib_idx, idx + 12,
						   idx + 11, 0, 0);
			if (r)
				goto out;
			break;

		case 0x05000001: /* context buffer */
			r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
						   idx + 2, 0, 0);
			if (r)
				goto out;
			break;

		case 0x05000004: /* video bitstream buffer */
			tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
			r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
						   tmp, bs_idx);
			if (r)
				goto out;
			break;

		case 0x05000005: /* feedback buffer */
			r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
						   4096, fb_idx);
			if (r)
				goto out;
			break;
763 764 765 766 767 768 769 770 771 772 773 774

		case 0x0500000d: /* MV buffer */
			r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
							idx + 2, 0, 0);
			if (r)
				goto out;

			r = amdgpu_vce_validate_bo(p, ib_idx, idx + 8,
							idx + 7, 0, 0);
			if (r)
				goto out;
			break;
775 776 777 778 779 780 781 782 783
		}

		idx += len / 4;
	}

	for (idx = 0; idx < ib->length_dw;) {
		uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
		uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);

A
Alex Deucher 已提交
784
		switch (cmd) {
785
		case 0x00000001: /* session */
A
Alex Deucher 已提交
786
			handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
787 788
			session_idx = amdgpu_vce_validate_handle(p, handle,
								 &allocated);
789 790 791 792
			if (session_idx < 0) {
				r = session_idx;
				goto out;
			}
793
			size = &p->adev->vce.img_size[session_idx];
A
Alex Deucher 已提交
794 795
			break;

796
		case 0x00000002: /* task info */
797 798
			fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
			bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
799 800
			break;

801
		case 0x01000001: /* create */
802 803 804 805 806 807
			created |= 1 << session_idx;
			if (destroyed & (1 << session_idx)) {
				destroyed &= ~(1 << session_idx);
				allocated |= 1 << session_idx;

			} else if (!(allocated & (1 << session_idx))) {
808 809 810 811 812
				DRM_ERROR("Handle already in use!\n");
				r = -EINVAL;
				goto out;
			}

813 814 815 816 817
			*size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
				amdgpu_get_ib_value(p, ib_idx, idx + 10) *
				8 * 3 / 2;
			break;

818 819 820 821 822 823 824
		case 0x04000001: /* config extension */
		case 0x04000002: /* pic control */
		case 0x04000005: /* rate control */
		case 0x04000007: /* motion estimation */
		case 0x04000008: /* rdo */
		case 0x04000009: /* vui */
		case 0x05000002: /* auxiliary buffer */
825
		case 0x05000009: /* clock table */
A
Alex Deucher 已提交
826 827
			break;

828 829 830 831 832 833 834 835 836 837 838 839 840 841
		case 0x0500000c: /* hw config */
			switch (p->adev->asic_type) {
#ifdef CONFIG_DRM_AMDGPU_CIK
			case CHIP_KAVERI:
			case CHIP_MULLINS:
#endif
			case CHIP_CARRIZO:
				break;
			default:
				r = -EINVAL;
				goto out;
			}
			break;

842
		case 0x03000001: /* encode */
843
			r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
844
						*size, 0);
A
Alex Deucher 已提交
845
			if (r)
846
				goto out;
A
Alex Deucher 已提交
847

848
			r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
849
						*size / 3, 0);
A
Alex Deucher 已提交
850
			if (r)
851
				goto out;
A
Alex Deucher 已提交
852 853
			break;

854
		case 0x02000001: /* destroy */
855
			destroyed |= 1 << session_idx;
A
Alex Deucher 已提交
856 857
			break;

858
		case 0x05000001: /* context buffer */
859
			r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
860
						*size * 2, 0);
861
			if (r)
862
				goto out;
863 864
			break;

865
		case 0x05000004: /* video bitstream buffer */
866 867
			tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
			r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
868
						tmp, bs_idx);
869
			if (r)
870
				goto out;
871 872
			break;

873
		case 0x05000005: /* feedback buffer */
874
			r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
875
						4096, fb_idx);
A
Alex Deucher 已提交
876
			if (r)
877
				goto out;
A
Alex Deucher 已提交
878 879
			break;

880 881 882 883 884 885 886 887 888 889 890 891
		case 0x0500000d: /* MV buffer */
			r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3,
							idx + 2, *size, 0);
			if (r)
				goto out;

			r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 8,
							idx + 7, *size / 12, 0);
			if (r)
				goto out;
			break;

A
Alex Deucher 已提交
892 893
		default:
			DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
894 895
			r = -EINVAL;
			goto out;
A
Alex Deucher 已提交
896 897
		}

898 899
		if (session_idx == -1) {
			DRM_ERROR("no session command at start of IB\n");
900 901
			r = -EINVAL;
			goto out;
902 903
		}

A
Alex Deucher 已提交
904 905 906
		idx += len / 4;
	}

907
	if (allocated & ~created) {
908 909 910 911 912
		DRM_ERROR("New session without create command!\n");
		r = -ENOENT;
	}

out:
913 914 915 916 917 918
	if (!r) {
		/* No error, free all destroyed handle slots */
		tmp = destroyed;
	} else {
		/* Error during parsing, free all allocated handle slots */
		tmp = allocated;
A
Alex Deucher 已提交
919 920
	}

921 922 923 924
	for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
		if (tmp & (1 << i))
			atomic_set(&p->adev->vce.handles[i], 0);

925
	return r;
A
Alex Deucher 已提交
926 927
}

928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
/**
 * amdgpu_vce_cs_parse_vm - parse the command stream in VM mode
 *
 * @p: parser context
 *
 */
int amdgpu_vce_ring_parse_cs_vm(struct amdgpu_cs_parser *p, uint32_t ib_idx)
{
	struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
	int session_idx = -1;
	uint32_t destroyed = 0;
	uint32_t created = 0;
	uint32_t allocated = 0;
	uint32_t tmp, handle = 0;
	int i, r = 0, idx = 0;

	while (idx < ib->length_dw) {
		uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
		uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);

		if ((len < 8) || (len & 3)) {
			DRM_ERROR("invalid VCE command length (%d)!\n", len);
			r = -EINVAL;
			goto out;
		}

		switch (cmd) {
		case 0x00000001: /* session */
			handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
			session_idx = amdgpu_vce_validate_handle(p, handle,
								 &allocated);
			if (session_idx < 0) {
				r = session_idx;
				goto out;
			}
			break;

		case 0x01000001: /* create */
			created |= 1 << session_idx;
			if (destroyed & (1 << session_idx)) {
				destroyed &= ~(1 << session_idx);
				allocated |= 1 << session_idx;

			} else if (!(allocated & (1 << session_idx))) {
				DRM_ERROR("Handle already in use!\n");
				r = -EINVAL;
				goto out;
			}

			break;

		case 0x02000001: /* destroy */
			destroyed |= 1 << session_idx;
			break;

		default:
			break;
		}

		if (session_idx == -1) {
			DRM_ERROR("no session command at start of IB\n");
			r = -EINVAL;
			goto out;
		}

		idx += len / 4;
	}

	if (allocated & ~created) {
		DRM_ERROR("New session without create command!\n");
		r = -ENOENT;
	}

out:
	if (!r) {
		/* No error, free all destroyed handle slots */
		tmp = destroyed;
		amdgpu_ib_free(p->adev, ib, NULL);
	} else {
		/* Error during parsing, free all allocated handle slots */
		tmp = allocated;
	}

	for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
		if (tmp & (1 << i))
			atomic_set(&p->adev->vce.handles[i], 0);

	return r;
}

A
Alex Deucher 已提交
1018 1019 1020 1021 1022 1023 1024
/**
 * amdgpu_vce_ring_emit_ib - execute indirect buffer
 *
 * @ring: engine to use
 * @ib: the IB to execute
 *
 */
1025
void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib,
1026
			     unsigned vmid, bool ctx_switch)
A
Alex Deucher 已提交
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
{
	amdgpu_ring_write(ring, VCE_CMD_IB);
	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
	amdgpu_ring_write(ring, ib->length_dw);
}

/**
 * amdgpu_vce_ring_emit_fence - add a fence command to the ring
 *
 * @ring: engine to use
 * @fence: the fence
 *
 */
void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
1042
				unsigned flags)
A
Alex Deucher 已提交
1043
{
1044
	WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
A
Alex Deucher 已提交
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064

	amdgpu_ring_write(ring, VCE_CMD_FENCE);
	amdgpu_ring_write(ring, addr);
	amdgpu_ring_write(ring, upper_32_bits(addr));
	amdgpu_ring_write(ring, seq);
	amdgpu_ring_write(ring, VCE_CMD_TRAP);
	amdgpu_ring_write(ring, VCE_CMD_END);
}

/**
 * amdgpu_vce_ring_test_ring - test if VCE ring is working
 *
 * @ring: the engine to test on
 *
 */
int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t rptr = amdgpu_ring_get_rptr(ring);
	unsigned i;
1065 1066
	int r, timeout = adev->usec_timeout;

1067
	/* skip ring test for sriov*/
1068
	if (amdgpu_sriov_vf(adev))
1069
		return 0;
A
Alex Deucher 已提交
1070

1071
	r = amdgpu_ring_alloc(ring, 16);
A
Alex Deucher 已提交
1072 1073 1074 1075 1076 1077
	if (r) {
		DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
			  ring->idx, r);
		return r;
	}
	amdgpu_ring_write(ring, VCE_CMD_END);
1078
	amdgpu_ring_commit(ring);
A
Alex Deucher 已提交
1079

1080
	for (i = 0; i < timeout; i++) {
A
Alex Deucher 已提交
1081 1082 1083 1084 1085
		if (amdgpu_ring_get_rptr(ring) != rptr)
			break;
		DRM_UDELAY(1);
	}

1086
	if (i < timeout) {
1087
		DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
A
Alex Deucher 已提交
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
			 ring->idx, i);
	} else {
		DRM_ERROR("amdgpu: ring %d test failed\n",
			  ring->idx);
		r = -ETIMEDOUT;
	}

	return r;
}

/**
 * amdgpu_vce_ring_test_ib - test if VCE IBs are working
 *
 * @ring: the engine to test on
 *
 */
1104
int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout)
A
Alex Deucher 已提交
1105
{
1106
	struct dma_fence *fence = NULL;
1107
	long r;
A
Alex Deucher 已提交
1108

1109 1110
	/* skip vce ring1/2 ib test for now, since it's not reliable */
	if (ring != &ring->adev->vce.ring[0])
1111 1112
		return 0;

A
Alex Deucher 已提交
1113 1114
	r = amdgpu_vce_get_create_msg(ring, 1, NULL);
	if (r) {
1115
		DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
A
Alex Deucher 已提交
1116 1117 1118
		goto error;
	}

1119
	r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
A
Alex Deucher 已提交
1120
	if (r) {
1121
		DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
A
Alex Deucher 已提交
1122 1123 1124
		goto error;
	}

1125
	r = dma_fence_wait_timeout(fence, false, timeout);
1126 1127 1128 1129 1130
	if (r == 0) {
		DRM_ERROR("amdgpu: IB test timed out.\n");
		r = -ETIMEDOUT;
	} else if (r < 0) {
		DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
A
Alex Deucher 已提交
1131
	} else {
1132
		DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
1133
		r = 0;
A
Alex Deucher 已提交
1134 1135
	}
error:
1136
	dma_fence_put(fence);
A
Alex Deucher 已提交
1137 1138
	return r;
}