common.c 9.1 KB
Newer Older
L
Linus Torvalds 已提交
1
/*
2
 *  linux/arch/arm/mach-clps711x/core.c
L
Linus Torvalds 已提交
3
 *
4 5 6
 *  Core support for the CLPS711x-based machines.
 *
 *  Copyright (C) 2001,2011 Deep Blue Solutions Ltd
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
22
#include <linux/io.h>
L
Linus Torvalds 已提交
23
#include <linux/init.h>
24
#include <linux/sizes.h>
25 26
#include <linux/interrupt.h>
#include <linux/irq.h>
27 28
#include <linux/clk.h>
#include <linux/clkdev.h>
29
#include <linux/clockchips.h>
30
#include <linux/clocksource.h>
31
#include <linux/clk-provider.h>
L
Linus Torvalds 已提交
32

33
#include <asm/exception.h>
34
#include <asm/mach/irq.h>
35 36
#include <asm/mach/map.h>
#include <asm/mach/time.h>
37
#include <asm/sched_clock.h>
38
#include <asm/system_misc.h>
L
Linus Torvalds 已提交
39

40 41 42 43 44
#include <mach/hardware.h>

static struct clk *clk_pll, *clk_bus, *clk_uart, *clk_timerl, *clk_timerh,
		  *clk_tint, *clk_spi;

45 46 47 48 49
/*
 * This maps the generic CLPS711x registers
 */
static struct map_desc clps711x_io_desc[] __initdata = {
	{
50 51
		.virtual	= (unsigned long)CLPS711X_VIRT_BASE,
		.pfn		= __phys_to_pfn(CLPS711X_PHYS_BASE),
52
		.length		= SZ_64K,
53 54 55 56 57 58 59 60 61
		.type		= MT_DEVICE
	}
};

void __init clps711x_map_io(void)
{
	iotable_init(clps711x_io_desc, ARRAY_SIZE(clps711x_io_desc));
}

62
static void int1_mask(struct irq_data *d)
L
Linus Torvalds 已提交
63 64 65 66
{
	u32 intmr1;

	intmr1 = clps_readl(INTMR1);
67
	intmr1 &= ~(1 << d->irq);
L
Linus Torvalds 已提交
68 69 70
	clps_writel(intmr1, INTMR1);
}

71
static void int1_eoi(struct irq_data *d)
L
Linus Torvalds 已提交
72
{
73
	switch (d->irq) {
L
Linus Torvalds 已提交
74 75 76 77 78 79 80 81 82
	case IRQ_CSINT:  clps_writel(0, COEOI);  break;
	case IRQ_TC1OI:  clps_writel(0, TC1EOI); break;
	case IRQ_TC2OI:  clps_writel(0, TC2EOI); break;
	case IRQ_RTCMI:  clps_writel(0, RTCEOI); break;
	case IRQ_TINT:   clps_writel(0, TEOI);   break;
	case IRQ_UMSINT: clps_writel(0, UMSEOI); break;
	}
}

83
static void int1_unmask(struct irq_data *d)
L
Linus Torvalds 已提交
84 85 86 87
{
	u32 intmr1;

	intmr1 = clps_readl(INTMR1);
88
	intmr1 |= 1 << d->irq;
L
Linus Torvalds 已提交
89 90 91
	clps_writel(intmr1, INTMR1);
}

92
static struct irq_chip int1_chip = {
93
	.name		= "Interrupt Vector 1",
94
	.irq_eoi	= int1_eoi,
95 96
	.irq_mask	= int1_mask,
	.irq_unmask	= int1_unmask,
L
Linus Torvalds 已提交
97 98
};

99
static void int2_mask(struct irq_data *d)
L
Linus Torvalds 已提交
100 101 102 103
{
	u32 intmr2;

	intmr2 = clps_readl(INTMR2);
104
	intmr2 &= ~(1 << (d->irq - 16));
L
Linus Torvalds 已提交
105 106 107
	clps_writel(intmr2, INTMR2);
}

108
static void int2_eoi(struct irq_data *d)
L
Linus Torvalds 已提交
109
{
110
	switch (d->irq) {
L
Linus Torvalds 已提交
111 112 113 114
	case IRQ_KBDINT: clps_writel(0, KBDEOI); break;
	}
}

115
static void int2_unmask(struct irq_data *d)
L
Linus Torvalds 已提交
116 117 118 119
{
	u32 intmr2;

	intmr2 = clps_readl(INTMR2);
120
	intmr2 |= 1 << (d->irq - 16);
L
Linus Torvalds 已提交
121 122 123
	clps_writel(intmr2, INTMR2);
}

124
static struct irq_chip int2_chip = {
125
	.name		= "Interrupt Vector 2",
126
	.irq_eoi	= int2_eoi,
127 128
	.irq_mask	= int2_mask,
	.irq_unmask	= int2_unmask,
L
Linus Torvalds 已提交
129 130
};

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
static void int3_mask(struct irq_data *d)
{
	u32 intmr3;

	intmr3 = clps_readl(INTMR3);
	intmr3 &= ~(1 << (d->irq - 32));
	clps_writel(intmr3, INTMR3);
}

static void int3_unmask(struct irq_data *d)
{
	u32 intmr3;

	intmr3 = clps_readl(INTMR3);
	intmr3 |= 1 << (d->irq - 32);
	clps_writel(intmr3, INTMR3);
}

static struct irq_chip int3_chip = {
	.name		= "Interrupt Vector 3",
	.irq_mask	= int3_mask,
	.irq_unmask	= int3_unmask,
};

155
static struct {
156 157 158
	int			nr;
	struct irq_chip		*chip;
	irq_flow_handler_t	handle;
159
} clps711x_irqdescs[] __initdata = {
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	{ IRQ_CSINT,	&int1_chip,	handle_fasteoi_irq,	},
	{ IRQ_EINT1,	&int1_chip,	handle_level_irq,	},
	{ IRQ_EINT2,	&int1_chip,	handle_level_irq,	},
	{ IRQ_EINT3,	&int1_chip,	handle_level_irq,	},
	{ IRQ_TC1OI,	&int1_chip,	handle_fasteoi_irq,	},
	{ IRQ_TC2OI,	&int1_chip,	handle_fasteoi_irq,	},
	{ IRQ_RTCMI,	&int1_chip,	handle_fasteoi_irq,	},
	{ IRQ_TINT,	&int1_chip,	handle_fasteoi_irq,	},
	{ IRQ_UTXINT1,	&int1_chip,	handle_level_irq,	},
	{ IRQ_URXINT1,	&int1_chip,	handle_level_irq,	},
	{ IRQ_UMSINT,	&int1_chip,	handle_fasteoi_irq,	},
	{ IRQ_SSEOTI,	&int1_chip,	handle_level_irq,	},
	{ IRQ_KBDINT,	&int2_chip,	handle_fasteoi_irq,	},
	{ IRQ_SS2RX,	&int2_chip,	handle_level_irq,	},
	{ IRQ_SS2TX,	&int2_chip,	handle_level_irq,	},
	{ IRQ_UTXINT2,	&int2_chip,	handle_level_irq,	},
	{ IRQ_URXINT2,	&int2_chip,	handle_level_irq,	},
};

L
Linus Torvalds 已提交
179 180 181 182
void __init clps711x_init_irq(void)
{
	unsigned int i;

183
	/* Disable interrupts */
L
Linus Torvalds 已提交
184 185
	clps_writel(0, INTMR1);
	clps_writel(0, INTMR2);
186
	clps_writel(0, INTMR3);
L
Linus Torvalds 已提交
187

188 189 190
	/* Clear down any pending interrupts */
	clps_writel(0, BLEOI);
	clps_writel(0, MCEOI);
L
Linus Torvalds 已提交
191 192 193 194 195 196 197
	clps_writel(0, COEOI);
	clps_writel(0, TC1EOI);
	clps_writel(0, TC2EOI);
	clps_writel(0, RTCEOI);
	clps_writel(0, TEOI);
	clps_writel(0, UMSEOI);
	clps_writel(0, KBDEOI);
198 199 200 201 202 203 204 205 206 207
	clps_writel(0, SRXEOF);
	clps_writel(0xffffffff, DAISR);

	for (i = 0; i < ARRAY_SIZE(clps711x_irqdescs); i++) {
		irq_set_chip_and_handler(clps711x_irqdescs[i].nr,
					 clps711x_irqdescs[i].chip,
					 clps711x_irqdescs[i].handle);
		set_irq_flags(clps711x_irqdescs[i].nr,
			      IRQF_VALID | IRQF_PROBE);
	}
208 209 210 211 212 213 214 215

	if (IS_ENABLED(CONFIG_FIQ)) {
		init_FIQ(0);
		irq_set_chip_and_handler(IRQ_DAIINT, &int3_chip,
					 handle_bad_irq);
		set_irq_flags(IRQ_DAIINT,
			      IRQF_VALID | IRQF_PROBE | IRQF_NOAUTOEN);
	}
L
Linus Torvalds 已提交
216
}
217

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
inline u32 fls16(u32 x)
{
	u32 r = 15;

	if (!(x & 0xff00)) {
		x <<= 8;
		r -= 8;
	}
	if (!(x & 0xf000)) {
		x <<= 4;
		r -= 4;
	}
	if (!(x & 0xc000)) {
		x <<= 2;
		r -= 2;
	}
	if (!(x & 0x8000))
		r--;

	return r;
}

asmlinkage void __exception_irq_entry clps711x_handle_irq(struct pt_regs *regs)
{
	u32 irqstat;
	void __iomem *base = CLPS711X_VIRT_BASE;

	irqstat = readl_relaxed(base + INTSR1) & readl_relaxed(base + INTMR1);
	if (irqstat) {
		handle_IRQ(fls16(irqstat), regs);
		return;
	}

	irqstat = readl_relaxed(base + INTSR2) & readl_relaxed(base + INTMR2);
	if (likely(irqstat))
		handle_IRQ(fls16(irqstat) + 16, regs);
}

256 257 258 259 260
static u32 notrace clps711x_sched_clock_read(void)
{
	return ~readw_relaxed(CLPS711X_VIRT_BASE + TC1D);
}

261 262
static void clps711x_clockevent_set_mode(enum clock_event_mode mode,
					 struct clock_event_device *evt)
263
{
264 265 266 267 268 269 270 271 272 273 274 275 276 277
	disable_irq(IRQ_TC2OI);

	switch (mode) {
	case CLOCK_EVT_MODE_PERIODIC:
		enable_irq(IRQ_TC2OI);
		break;
	case CLOCK_EVT_MODE_ONESHOT:
		/* Not supported */
	case CLOCK_EVT_MODE_SHUTDOWN:
	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_RESUME:
		/* Left event sources disabled, no more interrupts appear */
		break;
	}
278 279
}

280
static struct clock_event_device clockevent_clps711x = {
281
	.name		= "clps711x-clockevent",
282 283 284 285 286 287
	.rating		= 300,
	.features	= CLOCK_EVT_FEAT_PERIODIC,
	.set_mode	= clps711x_clockevent_set_mode,
};

static irqreturn_t clps711x_timer_interrupt(int irq, void *dev_id)
288
{
289 290
	clockevent_clps711x.event_handler(&clockevent_clps711x);

291 292 293 294
	return IRQ_HANDLED;
}

static struct irqaction clps711x_timer_irq = {
295 296
	.name		= "clps711x-timer",
	.flags		= IRQF_TIMER | IRQF_IRQPOLL,
297
	.handler	= clps711x_timer_interrupt,
298 299
};

300 301 302 303 304 305
static void add_fixed_clk(struct clk *clk, const char *name, int rate)
{
	clk = clk_register_fixed_rate(NULL, name, NULL, CLK_IS_ROOT, rate);
	clk_register_clkdev(clk, name, NULL);
}

S
Stephen Warren 已提交
306
void __init clps711x_timer_init(void)
307
{
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	int osc, ext, pll, cpu, bus, timl, timh, uart, spi;
	u32 tmp;

	osc = 3686400;
	ext = 13000000;

	tmp = clps_readl(PLLR) >> 24;
	if (tmp)
		pll = (osc * tmp) / 2;
	else
		pll = 73728000; /* Default value */

	tmp = clps_readl(SYSFLG2);
	if (tmp & SYSFLG2_CKMODE) {
		cpu = ext;
		bus = cpu;
		spi = 135400;
325
		pll = 0;
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	} else {
		cpu = pll;
		if (cpu >= 36864000)
			bus = cpu / 2;
		else
			bus = 36864000 / 2;
		spi = cpu / 576;
	}

	uart = bus / 10;

	if (tmp & SYSFLG2_CKMODE) {
		tmp = clps_readl(SYSCON2);
		if (tmp & SYSCON2_OSTB)
			timh = ext / 26;
		else
			timh = 541440;
	} else
344
		timh = DIV_ROUND_CLOSEST(cpu, 144);
345

346
	timl = DIV_ROUND_CLOSEST(timh, 256);
347 348 349 350 351 352 353 354 355 356 357 358

	/* All clocks are fixed */
	add_fixed_clk(clk_pll, "pll", pll);
	add_fixed_clk(clk_bus, "bus", bus);
	add_fixed_clk(clk_uart, "uart", uart);
	add_fixed_clk(clk_timerl, "timer_lf", timl);
	add_fixed_clk(clk_timerh, "timer_hf", timh);
	add_fixed_clk(clk_tint, "tint", 64);
	add_fixed_clk(clk_spi, "spi", spi);

	pr_info("CPU frequency set at %i Hz.\n", cpu);

359 360 361 362 363 364 365 366 367 368 369
	/* Start Timer1 in free running mode (Low frequency) */
	tmp = clps_readl(SYSCON1) & ~(SYSCON1_TC1S | SYSCON1_TC1M);
	clps_writel(tmp, SYSCON1);

	setup_sched_clock(clps711x_sched_clock_read, 16, timl);

	clocksource_mmio_init(CLPS711X_VIRT_BASE + TC1D,
			      "clps711x_clocksource", timl, 300, 16,
			      clocksource_mmio_readw_down);

	/* Set Timer2 prescaler */
370
	clps_writew(DIV_ROUND_CLOSEST(timh, HZ), TC2D);
371

372 373
	/* Start Timer2 in prescale mode (High frequency)*/
	tmp = clps_readl(SYSCON1) | SYSCON1_TC2M | SYSCON1_TC2S;
374
	clps_writel(tmp, SYSCON1);
375

376
	clockevents_config_and_register(&clockevent_clps711x, timh, 0, 0);
377 378 379 380

	setup_irq(IRQ_TC2OI, &clps711x_timer_irq);
}

381 382 383 384
void clps711x_restart(char mode, const char *cmd)
{
	soft_restart(0);
}
385 386 387 388

static void clps711x_idle(void)
{
	clps_writel(1, HALT);
389 390
	asm("mov r0, r0");
	asm("mov r0, r0");
391 392
}

393
void __init clps711x_init_early(void)
394 395 396
{
	arm_pm_idle = clps711x_idle;
}