perf_event_intel_ds.c 27.7 KB
Newer Older
1 2 3
#include <linux/bitops.h>
#include <linux/types.h>
#include <linux/slab.h>
4

5
#include <asm/perf_event.h>
6
#include <asm/insn.h>
7 8

#include "perf_event.h"
9 10 11 12 13 14

/* The size of a BTS record in bytes: */
#define BTS_RECORD_SIZE		24

#define BTS_BUFFER_SIZE		(PAGE_SIZE << 4)
#define PEBS_BUFFER_SIZE	PAGE_SIZE
15
#define PEBS_FIXUP_SIZE		PAGE_SIZE
16 17 18 19 20 21 22 23 24 25 26 27

/*
 * pebs_record_32 for p4 and core not supported

struct pebs_record_32 {
	u32 flags, ip;
	u32 ax, bc, cx, dx;
	u32 si, di, bp, sp;
};

 */

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
union intel_x86_pebs_dse {
	u64 val;
	struct {
		unsigned int ld_dse:4;
		unsigned int ld_stlb_miss:1;
		unsigned int ld_locked:1;
		unsigned int ld_reserved:26;
	};
	struct {
		unsigned int st_l1d_hit:1;
		unsigned int st_reserved1:3;
		unsigned int st_stlb_miss:1;
		unsigned int st_locked:1;
		unsigned int st_reserved2:26;
	};
};


/*
 * Map PEBS Load Latency Data Source encodings to generic
 * memory data source information
 */
#define P(a, b) PERF_MEM_S(a, b)
#define OP_LH (P(OP, LOAD) | P(LVL, HIT))
#define SNOOP_NONE_MISS (P(SNOOP, NONE) | P(SNOOP, MISS))

static const u64 pebs_data_source[] = {
	P(OP, LOAD) | P(LVL, MISS) | P(LVL, L3) | P(SNOOP, NA),/* 0x00:ukn L3 */
	OP_LH | P(LVL, L1)  | P(SNOOP, NONE),	/* 0x01: L1 local */
	OP_LH | P(LVL, LFB) | P(SNOOP, NONE),	/* 0x02: LFB hit */
	OP_LH | P(LVL, L2)  | P(SNOOP, NONE),	/* 0x03: L2 hit */
	OP_LH | P(LVL, L3)  | P(SNOOP, NONE),	/* 0x04: L3 hit */
	OP_LH | P(LVL, L3)  | P(SNOOP, MISS),	/* 0x05: L3 hit, snoop miss */
	OP_LH | P(LVL, L3)  | P(SNOOP, HIT),	/* 0x06: L3 hit, snoop hit */
	OP_LH | P(LVL, L3)  | P(SNOOP, HITM),	/* 0x07: L3 hit, snoop hitm */
	OP_LH | P(LVL, REM_CCE1) | P(SNOOP, HIT),  /* 0x08: L3 miss snoop hit */
	OP_LH | P(LVL, REM_CCE1) | P(SNOOP, HITM), /* 0x09: L3 miss snoop hitm*/
	OP_LH | P(LVL, LOC_RAM)  | P(SNOOP, HIT),  /* 0x0a: L3 miss, shared */
	OP_LH | P(LVL, REM_RAM1) | P(SNOOP, HIT),  /* 0x0b: L3 miss, shared */
	OP_LH | P(LVL, LOC_RAM)  | SNOOP_NONE_MISS,/* 0x0c: L3 miss, excl */
	OP_LH | P(LVL, REM_RAM1) | SNOOP_NONE_MISS,/* 0x0d: L3 miss, excl */
	OP_LH | P(LVL, IO)  | P(SNOOP, NONE), /* 0x0e: I/O */
	OP_LH | P(LVL, UNC) | P(SNOOP, NONE), /* 0x0f: uncached */
};

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
static u64 precise_store_data(u64 status)
{
	union intel_x86_pebs_dse dse;
	u64 val = P(OP, STORE) | P(SNOOP, NA) | P(LVL, L1) | P(TLB, L2);

	dse.val = status;

	/*
	 * bit 4: TLB access
	 * 1 = stored missed 2nd level TLB
	 *
	 * so it either hit the walker or the OS
	 * otherwise hit 2nd level TLB
	 */
	if (dse.st_stlb_miss)
		val |= P(TLB, MISS);
	else
		val |= P(TLB, HIT);

	/*
	 * bit 0: hit L1 data cache
	 * if not set, then all we know is that
	 * it missed L1D
	 */
	if (dse.st_l1d_hit)
		val |= P(LVL, HIT);
	else
		val |= P(LVL, MISS);

	/*
	 * bit 5: Locked prefix
	 */
	if (dse.st_locked)
		val |= P(LOCK, LOCKED);

	return val;
}

111
static u64 precise_datala_hsw(struct perf_event *event, u64 status)
112 113 114
{
	union perf_mem_data_src dse;

115 116 117 118 119 120
	dse.val = PERF_MEM_NA;

	if (event->hw.flags & PERF_X86_EVENT_PEBS_ST_HSW)
		dse.mem_op = PERF_MEM_OP_STORE;
	else if (event->hw.flags & PERF_X86_EVENT_PEBS_LD_HSW)
		dse.mem_op = PERF_MEM_OP_LOAD;
121 122 123 124 125 126 127 128 129

	/*
	 * L1 info only valid for following events:
	 *
	 * MEM_UOPS_RETIRED.STLB_MISS_STORES
	 * MEM_UOPS_RETIRED.LOCK_STORES
	 * MEM_UOPS_RETIRED.SPLIT_STORES
	 * MEM_UOPS_RETIRED.ALL_STORES
	 */
130 131 132 133 134 135
	if (event->hw.flags & PERF_X86_EVENT_PEBS_ST_HSW) {
		if (status & 1)
			dse.mem_lvl = PERF_MEM_LVL_L1 | PERF_MEM_LVL_HIT;
		else
			dse.mem_lvl = PERF_MEM_LVL_L1 | PERF_MEM_LVL_MISS;
	}
136 137 138
	return dse.val;
}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
static u64 load_latency_data(u64 status)
{
	union intel_x86_pebs_dse dse;
	u64 val;
	int model = boot_cpu_data.x86_model;
	int fam = boot_cpu_data.x86;

	dse.val = status;

	/*
	 * use the mapping table for bit 0-3
	 */
	val = pebs_data_source[dse.ld_dse];

	/*
	 * Nehalem models do not support TLB, Lock infos
	 */
	if (fam == 0x6 && (model == 26 || model == 30
	    || model == 31 || model == 46)) {
		val |= P(TLB, NA) | P(LOCK, NA);
		return val;
	}
	/*
	 * bit 4: TLB access
	 * 0 = did not miss 2nd level TLB
	 * 1 = missed 2nd level TLB
	 */
	if (dse.ld_stlb_miss)
		val |= P(TLB, MISS) | P(TLB, L2);
	else
		val |= P(TLB, HIT) | P(TLB, L1) | P(TLB, L2);

	/*
	 * bit 5: locked prefix
	 */
	if (dse.ld_locked)
		val |= P(LOCK, LOCKED);

	return val;
}

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
struct pebs_record_core {
	u64 flags, ip;
	u64 ax, bx, cx, dx;
	u64 si, di, bp, sp;
	u64 r8,  r9,  r10, r11;
	u64 r12, r13, r14, r15;
};

struct pebs_record_nhm {
	u64 flags, ip;
	u64 ax, bx, cx, dx;
	u64 si, di, bp, sp;
	u64 r8,  r9,  r10, r11;
	u64 r12, r13, r14, r15;
	u64 status, dla, dse, lat;
};

197 198 199 200
/*
 * Same as pebs_record_nhm, with two additional fields.
 */
struct pebs_record_hsw {
201 202 203 204 205 206
	u64 flags, ip;
	u64 ax, bx, cx, dx;
	u64 si, di, bp, sp;
	u64 r8,  r9,  r10, r11;
	u64 r12, r13, r14, r15;
	u64 status, dla, dse, lat;
207
	u64 real_ip, tsx_tuning;
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
};

union hsw_tsx_tuning {
	struct {
		u32 cycles_last_block     : 32,
		    hle_abort		  : 1,
		    rtm_abort		  : 1,
		    instruction_abort     : 1,
		    non_instruction_abort : 1,
		    retry		  : 1,
		    data_conflict	  : 1,
		    capacity_writes	  : 1,
		    capacity_reads	  : 1;
	};
	u64	    value;
223 224
};

225 226
#define PEBS_HSW_TSX_FLAGS	0xff00000000ULL

227
void init_debug_store_on_cpu(int cpu)
228 229 230 231 232 233 234 235 236 237 238
{
	struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;

	if (!ds)
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA,
		     (u32)((u64)(unsigned long)ds),
		     (u32)((u64)(unsigned long)ds >> 32));
}

239
void fini_debug_store_on_cpu(int cpu)
240 241 242 243 244 245 246
{
	if (!per_cpu(cpu_hw_events, cpu).ds)
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA, 0, 0);
}

247 248
static DEFINE_PER_CPU(void *, insn_buffer);

249 250 251
static int alloc_pebs_buffer(int cpu)
{
	struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
252
	int node = cpu_to_node(cpu);
253
	int max, thresh = 1; /* always use a single PEBS record */
254
	void *buffer, *ibuffer;
255 256 257 258

	if (!x86_pmu.pebs)
		return 0;

259
	buffer = kzalloc_node(PEBS_BUFFER_SIZE, GFP_KERNEL, node);
260 261 262
	if (unlikely(!buffer))
		return -ENOMEM;

263 264 265 266 267 268 269 270 271 272 273 274 275
	/*
	 * HSW+ already provides us the eventing ip; no need to allocate this
	 * buffer then.
	 */
	if (x86_pmu.intel_cap.pebs_format < 2) {
		ibuffer = kzalloc_node(PEBS_FIXUP_SIZE, GFP_KERNEL, node);
		if (!ibuffer) {
			kfree(buffer);
			return -ENOMEM;
		}
		per_cpu(insn_buffer, cpu) = ibuffer;
	}

276 277 278 279 280 281 282 283 284 285 286 287 288
	max = PEBS_BUFFER_SIZE / x86_pmu.pebs_record_size;

	ds->pebs_buffer_base = (u64)(unsigned long)buffer;
	ds->pebs_index = ds->pebs_buffer_base;
	ds->pebs_absolute_maximum = ds->pebs_buffer_base +
		max * x86_pmu.pebs_record_size;

	ds->pebs_interrupt_threshold = ds->pebs_buffer_base +
		thresh * x86_pmu.pebs_record_size;

	return 0;
}

289 290 291 292 293 294 295
static void release_pebs_buffer(int cpu)
{
	struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;

	if (!ds || !x86_pmu.pebs)
		return;

296 297 298
	kfree(per_cpu(insn_buffer, cpu));
	per_cpu(insn_buffer, cpu) = NULL;

299 300 301 302
	kfree((void *)(unsigned long)ds->pebs_buffer_base);
	ds->pebs_buffer_base = 0;
}

303 304 305
static int alloc_bts_buffer(int cpu)
{
	struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
306
	int node = cpu_to_node(cpu);
307 308 309 310 311 312
	int max, thresh;
	void *buffer;

	if (!x86_pmu.bts)
		return 0;

313 314 315
	buffer = kzalloc_node(BTS_BUFFER_SIZE, GFP_KERNEL | __GFP_NOWARN, node);
	if (unlikely(!buffer)) {
		WARN_ONCE(1, "%s: BTS buffer allocation failure\n", __func__);
316
		return -ENOMEM;
317
	}
318 319 320 321 322 323 324 325 326 327 328 329 330 331

	max = BTS_BUFFER_SIZE / BTS_RECORD_SIZE;
	thresh = max / 16;

	ds->bts_buffer_base = (u64)(unsigned long)buffer;
	ds->bts_index = ds->bts_buffer_base;
	ds->bts_absolute_maximum = ds->bts_buffer_base +
		max * BTS_RECORD_SIZE;
	ds->bts_interrupt_threshold = ds->bts_absolute_maximum -
		thresh * BTS_RECORD_SIZE;

	return 0;
}

332 333 334 335 336 337 338 339 340 341 342
static void release_bts_buffer(int cpu)
{
	struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;

	if (!ds || !x86_pmu.bts)
		return;

	kfree((void *)(unsigned long)ds->bts_buffer_base);
	ds->bts_buffer_base = 0;
}

343 344
static int alloc_ds_buffer(int cpu)
{
345
	int node = cpu_to_node(cpu);
346 347
	struct debug_store *ds;

348
	ds = kzalloc_node(sizeof(*ds), GFP_KERNEL, node);
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
	if (unlikely(!ds))
		return -ENOMEM;

	per_cpu(cpu_hw_events, cpu).ds = ds;

	return 0;
}

static void release_ds_buffer(int cpu)
{
	struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;

	if (!ds)
		return;

	per_cpu(cpu_hw_events, cpu).ds = NULL;
	kfree(ds);
}

368
void release_ds_buffers(void)
369 370 371 372 373 374 375 376 377 378 379
{
	int cpu;

	if (!x86_pmu.bts && !x86_pmu.pebs)
		return;

	get_online_cpus();
	for_each_online_cpu(cpu)
		fini_debug_store_on_cpu(cpu);

	for_each_possible_cpu(cpu) {
380 381
		release_pebs_buffer(cpu);
		release_bts_buffer(cpu);
382
		release_ds_buffer(cpu);
383 384 385 386
	}
	put_online_cpus();
}

387
void reserve_ds_buffers(void)
388
{
389 390 391 392 393
	int bts_err = 0, pebs_err = 0;
	int cpu;

	x86_pmu.bts_active = 0;
	x86_pmu.pebs_active = 0;
394 395

	if (!x86_pmu.bts && !x86_pmu.pebs)
396
		return;
397

398 399 400 401 402 403
	if (!x86_pmu.bts)
		bts_err = 1;

	if (!x86_pmu.pebs)
		pebs_err = 1;

404 405 406
	get_online_cpus();

	for_each_possible_cpu(cpu) {
407 408 409 410
		if (alloc_ds_buffer(cpu)) {
			bts_err = 1;
			pebs_err = 1;
		}
411

412 413 414 415 416
		if (!bts_err && alloc_bts_buffer(cpu))
			bts_err = 1;

		if (!pebs_err && alloc_pebs_buffer(cpu))
			pebs_err = 1;
417

418
		if (bts_err && pebs_err)
419
			break;
420 421 422 423 424 425
	}

	if (bts_err) {
		for_each_possible_cpu(cpu)
			release_bts_buffer(cpu);
	}
426

427 428 429
	if (pebs_err) {
		for_each_possible_cpu(cpu)
			release_pebs_buffer(cpu);
430 431
	}

432 433 434 435 436 437 438 439 440 441
	if (bts_err && pebs_err) {
		for_each_possible_cpu(cpu)
			release_ds_buffer(cpu);
	} else {
		if (x86_pmu.bts && !bts_err)
			x86_pmu.bts_active = 1;

		if (x86_pmu.pebs && !pebs_err)
			x86_pmu.pebs_active = 1;

442 443 444 445 446 447 448 449 450 451 452
		for_each_online_cpu(cpu)
			init_debug_store_on_cpu(cpu);
	}

	put_online_cpus();
}

/*
 * BTS
 */

453
struct event_constraint bts_constraint =
454
	EVENT_CONSTRAINT(0, 1ULL << INTEL_PMC_IDX_FIXED_BTS, 0);
455

456
void intel_pmu_enable_bts(u64 config)
457 458 459 460 461
{
	unsigned long debugctlmsr;

	debugctlmsr = get_debugctlmsr();

462 463
	debugctlmsr |= DEBUGCTLMSR_TR;
	debugctlmsr |= DEBUGCTLMSR_BTS;
464 465
	if (config & ARCH_PERFMON_EVENTSEL_INT)
		debugctlmsr |= DEBUGCTLMSR_BTINT;
466 467

	if (!(config & ARCH_PERFMON_EVENTSEL_OS))
468
		debugctlmsr |= DEBUGCTLMSR_BTS_OFF_OS;
469 470

	if (!(config & ARCH_PERFMON_EVENTSEL_USR))
471
		debugctlmsr |= DEBUGCTLMSR_BTS_OFF_USR;
472 473 474 475

	update_debugctlmsr(debugctlmsr);
}

476
void intel_pmu_disable_bts(void)
477
{
478
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
479 480 481 482 483 484 485 486
	unsigned long debugctlmsr;

	if (!cpuc->ds)
		return;

	debugctlmsr = get_debugctlmsr();

	debugctlmsr &=
487 488
		~(DEBUGCTLMSR_TR | DEBUGCTLMSR_BTS | DEBUGCTLMSR_BTINT |
		  DEBUGCTLMSR_BTS_OFF_OS | DEBUGCTLMSR_BTS_OFF_USR);
489 490 491 492

	update_debugctlmsr(debugctlmsr);
}

493
int intel_pmu_drain_bts_buffer(void)
494
{
495
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
496 497 498 499 500 501
	struct debug_store *ds = cpuc->ds;
	struct bts_record {
		u64	from;
		u64	to;
		u64	flags;
	};
502
	struct perf_event *event = cpuc->events[INTEL_PMC_IDX_FIXED_BTS];
503 504 505 506 507 508 509
	struct bts_record *at, *top;
	struct perf_output_handle handle;
	struct perf_event_header header;
	struct perf_sample_data data;
	struct pt_regs regs;

	if (!event)
510
		return 0;
511

512
	if (!x86_pmu.bts_active)
513
		return 0;
514 515 516 517 518

	at  = (struct bts_record *)(unsigned long)ds->bts_buffer_base;
	top = (struct bts_record *)(unsigned long)ds->bts_index;

	if (top <= at)
519
		return 0;
520

521 522
	memset(&regs, 0, sizeof(regs));

523 524
	ds->bts_index = ds->bts_buffer_base;

525
	perf_sample_data_init(&data, 0, event->hw.last_period);
526 527 528 529 530 531 532 533

	/*
	 * Prepare a generic sample, i.e. fill in the invariant fields.
	 * We will overwrite the from and to address before we output
	 * the sample.
	 */
	perf_prepare_sample(&header, &data, event, &regs);

534
	if (perf_output_begin(&handle, event, header.size * (top - at)))
535
		return 1;
536 537 538 539 540 541 542 543 544 545 546 547 548

	for (; at < top; at++) {
		data.ip		= at->from;
		data.addr	= at->to;

		perf_output_sample(&handle, &header, &data, event);
	}

	perf_output_end(&handle);

	/* There's new data available. */
	event->hw.interrupts++;
	event->pending_kill = POLL_IN;
549
	return 1;
550 551 552 553 554
}

/*
 * PEBS
 */
555
struct event_constraint intel_core2_pebs_event_constraints[] = {
556 557 558 559 560
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c0, 0x1), /* INST_RETIRED.ANY */
	INTEL_FLAGS_UEVENT_CONSTRAINT(0xfec1, 0x1), /* X87_OPS_RETIRED.ANY */
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c5, 0x1), /* BR_INST_RETIRED.MISPRED */
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x1fc7, 0x1), /* SIMD_INST_RETURED.ANY */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0x1),    /* MEM_LOAD_RETIRED.* */
561 562 563
	EVENT_CONSTRAINT_END
};

564
struct event_constraint intel_atom_pebs_event_constraints[] = {
565 566 567
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c0, 0x1), /* INST_RETIRED.ANY */
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c5, 0x1), /* MISPREDICTED_BRANCH_RETIRED */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0x1),    /* MEM_LOAD_RETIRED.* */
568 569 570
	EVENT_CONSTRAINT_END
};

571
struct event_constraint intel_slm_pebs_event_constraints[] = {
572 573
	/* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
	INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x1),
574 575
	/* Allow all events as PEBS with no flags */
	INTEL_ALL_EVENT_CONSTRAINT(0, 0x1),
576 577 578
	EVENT_CONSTRAINT_END
};

579
struct event_constraint intel_nehalem_pebs_event_constraints[] = {
580
	INTEL_PLD_CONSTRAINT(0x100b, 0xf),      /* MEM_INST_RETIRED.* */
581 582 583
	INTEL_FLAGS_EVENT_CONSTRAINT(0x0f, 0xf),    /* MEM_UNCORE_RETIRED.* */
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x010c, 0xf), /* MEM_STORE_RETIRED.DTLB_MISS */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xc0, 0xf),    /* INST_RETIRED.ANY */
584
	INTEL_EVENT_CONSTRAINT(0xc2, 0xf),    /* UOPS_RETIRED.* */
585 586 587 588 589 590
	INTEL_FLAGS_EVENT_CONSTRAINT(0xc4, 0xf),    /* BR_INST_RETIRED.* */
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x02c5, 0xf), /* BR_MISP_RETIRED.NEAR_CALL */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xc7, 0xf),    /* SSEX_UOPS_RETIRED.* */
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x20c8, 0xf), /* ITLB_MISS_RETIRED */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0xf),    /* MEM_LOAD_RETIRED.* */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xf7, 0xf),    /* FP_ASSIST.* */
591 592 593
	EVENT_CONSTRAINT_END
};

594
struct event_constraint intel_westmere_pebs_event_constraints[] = {
595
	INTEL_PLD_CONSTRAINT(0x100b, 0xf),      /* MEM_INST_RETIRED.* */
596 597 598
	INTEL_FLAGS_EVENT_CONSTRAINT(0x0f, 0xf),    /* MEM_UNCORE_RETIRED.* */
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x010c, 0xf), /* MEM_STORE_RETIRED.DTLB_MISS */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xc0, 0xf),    /* INSTR_RETIRED.* */
599
	INTEL_EVENT_CONSTRAINT(0xc2, 0xf),    /* UOPS_RETIRED.* */
600 601 602 603 604 605
	INTEL_FLAGS_EVENT_CONSTRAINT(0xc4, 0xf),    /* BR_INST_RETIRED.* */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xc5, 0xf),    /* BR_MISP_RETIRED.* */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xc7, 0xf),    /* SSEX_UOPS_RETIRED.* */
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x20c8, 0xf), /* ITLB_MISS_RETIRED */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0xf),    /* MEM_LOAD_RETIRED.* */
	INTEL_FLAGS_EVENT_CONSTRAINT(0xf7, 0xf),    /* FP_ASSIST.* */
606 607 608
	EVENT_CONSTRAINT_END
};

609
struct event_constraint intel_snb_pebs_event_constraints[] = {
610
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
611
	INTEL_PLD_CONSTRAINT(0x01cd, 0x8),    /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */
612
	INTEL_PST_CONSTRAINT(0x02cd, 0x8),    /* MEM_TRANS_RETIRED.PRECISE_STORES */
613 614
	/* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
	INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
615 616 617 618
        INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf),    /* MEM_UOP_RETIRED.* */
        INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf),    /* MEM_LOAD_UOPS_RETIRED.* */
        INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf),    /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
        INTEL_EXCLEVT_CONSTRAINT(0xd3, 0xf),    /* MEM_LOAD_UOPS_LLC_MISS_RETIRED.* */
619 620
	/* Allow all events as PEBS with no flags */
	INTEL_ALL_EVENT_CONSTRAINT(0, 0xf),
621 622 623
	EVENT_CONSTRAINT_END
};

624
struct event_constraint intel_ivb_pebs_event_constraints[] = {
625
        INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
626
        INTEL_PLD_CONSTRAINT(0x01cd, 0x8),    /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */
627
	INTEL_PST_CONSTRAINT(0x02cd, 0x8),    /* MEM_TRANS_RETIRED.PRECISE_STORES */
628 629
	/* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
	INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
630 631 632 633
	INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf),    /* MEM_UOP_RETIRED.* */
	INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf),    /* MEM_LOAD_UOPS_RETIRED.* */
	INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf),    /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
	INTEL_EXCLEVT_CONSTRAINT(0xd3, 0xf),    /* MEM_LOAD_UOPS_LLC_MISS_RETIRED.* */
634 635
	/* Allow all events as PEBS with no flags */
	INTEL_ALL_EVENT_CONSTRAINT(0, 0xf),
636 637 638
        EVENT_CONSTRAINT_END
};

639
struct event_constraint intel_hsw_pebs_event_constraints[] = {
640
	INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
641 642 643 644
	INTEL_PLD_CONSTRAINT(0x01cd, 0xf),    /* MEM_TRANS_RETIRED.* */
	/* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
	INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
	INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(0x01c2, 0xf), /* UOPS_RETIRED.ALL */
645 646 647 648 649 650 651 652 653 654
	INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x11d0, 0xf), /* MEM_UOPS_RETIRED.STLB_MISS_LOADS */
	INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x21d0, 0xf), /* MEM_UOPS_RETIRED.LOCK_LOADS */
	INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x41d0, 0xf), /* MEM_UOPS_RETIRED.SPLIT_LOADS */
	INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x81d0, 0xf), /* MEM_UOPS_RETIRED.ALL_LOADS */
	INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(0x12d0, 0xf), /* MEM_UOPS_RETIRED.STLB_MISS_STORES */
	INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(0x42d0, 0xf), /* MEM_UOPS_RETIRED.SPLIT_STORES */
	INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(0x82d0, 0xf), /* MEM_UOPS_RETIRED.ALL_STORES */
	INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(0xd1, 0xf),    /* MEM_LOAD_UOPS_RETIRED.* */
	INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(0xd2, 0xf),    /* MEM_LOAD_UOPS_L3_HIT_RETIRED.* */
	INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(0xd3, 0xf),    /* MEM_LOAD_UOPS_L3_MISS_RETIRED.* */
655 656
	/* Allow all events as PEBS with no flags */
	INTEL_ALL_EVENT_CONSTRAINT(0, 0xf),
657 658 659
	EVENT_CONSTRAINT_END
};

660
struct event_constraint *intel_pebs_constraints(struct perf_event *event)
661 662 663
{
	struct event_constraint *c;

P
Peter Zijlstra 已提交
664
	if (!event->attr.precise_ip)
665 666 667 668
		return NULL;

	if (x86_pmu.pebs_constraints) {
		for_each_event_constraint(c, x86_pmu.pebs_constraints) {
669 670
			if ((event->hw.config & c->cmask) == c->code) {
				event->hw.flags |= c->flags;
671
				return c;
672
			}
673 674 675 676 677 678
		}
	}

	return &emptyconstraint;
}

679
void intel_pmu_pebs_enable(struct perf_event *event)
680
{
681
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
682
	struct hw_perf_event *hwc = &event->hw;
683 684 685

	hwc->config &= ~ARCH_PERFMON_EVENTSEL_INT;

686
	cpuc->pebs_enabled |= 1ULL << hwc->idx;
687 688 689

	if (event->hw.flags & PERF_X86_EVENT_PEBS_LDLAT)
		cpuc->pebs_enabled |= 1ULL << (hwc->idx + 32);
690 691
	else if (event->hw.flags & PERF_X86_EVENT_PEBS_ST)
		cpuc->pebs_enabled |= 1ULL << 63;
692 693
}

694
void intel_pmu_pebs_disable(struct perf_event *event)
695
{
696
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
697
	struct hw_perf_event *hwc = &event->hw;
698

699
	cpuc->pebs_enabled &= ~(1ULL << hwc->idx);
700 701 702 703 704 705

	if (event->hw.constraint->flags & PERF_X86_EVENT_PEBS_LDLAT)
		cpuc->pebs_enabled &= ~(1ULL << (hwc->idx + 32));
	else if (event->hw.constraint->flags & PERF_X86_EVENT_PEBS_ST)
		cpuc->pebs_enabled &= ~(1ULL << 63);

706
	if (cpuc->enabled)
707
		wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled);
708 709 710 711

	hwc->config |= ARCH_PERFMON_EVENTSEL_INT;
}

712
void intel_pmu_pebs_enable_all(void)
713
{
714
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
715 716 717 718 719

	if (cpuc->pebs_enabled)
		wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled);
}

720
void intel_pmu_pebs_disable_all(void)
721
{
722
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
723 724 725 726 727

	if (cpuc->pebs_enabled)
		wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
}

728 729
static int intel_pmu_pebs_fixup_ip(struct pt_regs *regs)
{
730
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
731 732 733
	unsigned long from = cpuc->lbr_entries[0].from;
	unsigned long old_to, to = cpuc->lbr_entries[0].to;
	unsigned long ip = regs->ip;
734
	int is_64bit = 0;
735
	void *kaddr;
736
	int size;
737

738 739 740 741 742 743
	/*
	 * We don't need to fixup if the PEBS assist is fault like
	 */
	if (!x86_pmu.intel_cap.pebs_trap)
		return 1;

P
Peter Zijlstra 已提交
744 745 746
	/*
	 * No LBR entry, no basic block, no rewinding
	 */
747 748 749
	if (!cpuc->lbr_stack.nr || !from || !to)
		return 0;

P
Peter Zijlstra 已提交
750 751 752 753 754 755 756 757 758 759
	/*
	 * Basic blocks should never cross user/kernel boundaries
	 */
	if (kernel_ip(ip) != kernel_ip(to))
		return 0;

	/*
	 * unsigned math, either ip is before the start (impossible) or
	 * the basic block is larger than 1 page (sanity)
	 */
760
	if ((ip - to) > PEBS_FIXUP_SIZE)
761 762 763 764 765 766
		return 0;

	/*
	 * We sampled a branch insn, rewind using the LBR stack
	 */
	if (ip == to) {
767
		set_linear_ip(regs, from);
768 769 770
		return 1;
	}

771
	size = ip - to;
772
	if (!kernel_ip(ip)) {
773
		int bytes;
774 775
		u8 *buf = this_cpu_read(insn_buffer);

776
		/* 'size' must fit our buffer, see above */
777
		bytes = copy_from_user_nmi(buf, (void __user *)to, size);
778
		if (bytes != 0)
779 780 781 782 783 784 785
			return 0;

		kaddr = buf;
	} else {
		kaddr = (void *)to;
	}

786 787 788 789 790
	do {
		struct insn insn;

		old_to = to;

791 792 793
#ifdef CONFIG_X86_64
		is_64bit = kernel_ip(to) || !test_thread_flag(TIF_IA32);
#endif
794
		insn_init(&insn, kaddr, size, is_64bit);
795
		insn_get_length(&insn);
796 797 798 799 800 801 802 803
		/*
		 * Make sure there was not a problem decoding the
		 * instruction and getting the length.  This is
		 * doubly important because we have an infinite
		 * loop if insn.length=0.
		 */
		if (!insn.length)
			break;
804

805
		to += insn.length;
806
		kaddr += insn.length;
807
		size -= insn.length;
808 809 810
	} while (to < ip);

	if (to == ip) {
811
		set_linear_ip(regs, old_to);
812 813 814
		return 1;
	}

P
Peter Zijlstra 已提交
815 816 817 818
	/*
	 * Even though we decoded the basic block, the instruction stream
	 * never matched the given IP, either the TO or the IP got corrupted.
	 */
819 820 821
	return 0;
}

822 823 824 825 826 827 828 829 830
static inline u64 intel_hsw_weight(struct pebs_record_hsw *pebs)
{
	if (pebs->tsx_tuning) {
		union hsw_tsx_tuning tsx = { .value = pebs->tsx_tuning };
		return tsx.cycles_last_block;
	}
	return 0;
}

831 832 833 834 835 836 837 838 839 840
static inline u64 intel_hsw_transaction(struct pebs_record_hsw *pebs)
{
	u64 txn = (pebs->tsx_tuning & PEBS_HSW_TSX_FLAGS) >> 32;

	/* For RTM XABORTs also log the abort code from AX */
	if ((txn & PERF_TXN_TRANSACTION) && (pebs->ax & 1))
		txn |= ((pebs->ax >> 24) & 0xff) << PERF_TXN_ABORT_SHIFT;
	return txn;
}

841 842 843
static void __intel_pmu_pebs_event(struct perf_event *event,
				   struct pt_regs *iregs, void *__pebs)
{
844 845 846 847
#define PERF_X86_EVENT_PEBS_HSW_PREC \
		(PERF_X86_EVENT_PEBS_ST_HSW | \
		 PERF_X86_EVENT_PEBS_LD_HSW | \
		 PERF_X86_EVENT_PEBS_NA_HSW)
848
	/*
849 850
	 * We cast to the biggest pebs_record but are careful not to
	 * unconditionally access the 'extra' entries.
851
	 */
852
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
853
	struct pebs_record_hsw *pebs = __pebs;
854 855
	struct perf_sample_data data;
	struct pt_regs regs;
856
	u64 sample_type;
857 858
	int fll, fst, dsrc;
	int fl = event->hw.flags;
859 860 861 862

	if (!intel_pmu_save_and_restart(event))
		return;

863 864 865 866 867
	sample_type = event->attr.sample_type;
	dsrc = sample_type & PERF_SAMPLE_DATA_SRC;

	fll = fl & PERF_X86_EVENT_PEBS_LDLAT;
	fst = fl & (PERF_X86_EVENT_PEBS_ST | PERF_X86_EVENT_PEBS_HSW_PREC);
868

869
	perf_sample_data_init(&data, 0, event->hw.last_period);
870

871 872 873
	data.period = event->hw.last_period;

	/*
874
	 * Use latency for weight (only avail with PEBS-LL)
875
	 */
876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
	if (fll && (sample_type & PERF_SAMPLE_WEIGHT))
		data.weight = pebs->lat;

	/*
	 * data.data_src encodes the data source
	 */
	if (dsrc) {
		u64 val = PERF_MEM_NA;
		if (fll)
			val = load_latency_data(pebs->dse);
		else if (fst && (fl & PERF_X86_EVENT_PEBS_HSW_PREC))
			val = precise_datala_hsw(event, pebs->dse);
		else if (fst)
			val = precise_store_data(pebs->dse);
		data.data_src.val = val;
891 892
	}

893 894 895 896 897 898 899 900 901 902 903
	/*
	 * We use the interrupt regs as a base because the PEBS record
	 * does not contain a full regs set, specifically it seems to
	 * lack segment descriptors, which get used by things like
	 * user_mode().
	 *
	 * In the simple case fix up only the IP and BP,SP regs, for
	 * PERF_SAMPLE_IP and PERF_SAMPLE_CALLCHAIN to function properly.
	 * A possible PERF_SAMPLE_REGS will have to transfer all regs.
	 */
	regs = *iregs;
904 905
	regs.flags = pebs->flags;
	set_linear_ip(&regs, pebs->ip);
906 907 908
	regs.bp = pebs->bp;
	regs.sp = pebs->sp;

909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
	if (sample_type & PERF_SAMPLE_REGS_INTR) {
		regs.ax = pebs->ax;
		regs.bx = pebs->bx;
		regs.cx = pebs->cx;
		regs.dx = pebs->dx;
		regs.si = pebs->si;
		regs.di = pebs->di;
		regs.bp = pebs->bp;
		regs.sp = pebs->sp;

		regs.flags = pebs->flags;
#ifndef CONFIG_X86_32
		regs.r8 = pebs->r8;
		regs.r9 = pebs->r9;
		regs.r10 = pebs->r10;
		regs.r11 = pebs->r11;
		regs.r12 = pebs->r12;
		regs.r13 = pebs->r13;
		regs.r14 = pebs->r14;
		regs.r15 = pebs->r15;
#endif
	}

932
	if (event->attr.precise_ip > 1 && x86_pmu.intel_cap.pebs_format >= 2) {
933
		regs.ip = pebs->real_ip;
934 935
		regs.flags |= PERF_EFLAGS_EXACT;
	} else if (event->attr.precise_ip > 1 && intel_pmu_pebs_fixup_ip(&regs))
936 937 938 939
		regs.flags |= PERF_EFLAGS_EXACT;
	else
		regs.flags &= ~PERF_EFLAGS_EXACT;

940
	if ((sample_type & PERF_SAMPLE_ADDR) &&
941
	    x86_pmu.intel_cap.pebs_format >= 1)
942 943
		data.addr = pebs->dla;

944 945
	if (x86_pmu.intel_cap.pebs_format >= 2) {
		/* Only set the TSX weight when no memory weight. */
946
		if ((sample_type & PERF_SAMPLE_WEIGHT) && !fll)
947 948
			data.weight = intel_hsw_weight(pebs);

949
		if (sample_type & PERF_SAMPLE_TRANSACTION)
950 951
			data.txn = intel_hsw_transaction(pebs);
	}
952

953 954 955
	if (has_branch_stack(event))
		data.br_stack = &cpuc->lbr_stack;

956
	if (perf_event_overflow(event, &data, &regs))
P
Peter Zijlstra 已提交
957
		x86_pmu_stop(event, 0);
958 959
}

960 961
static void intel_pmu_drain_pebs_core(struct pt_regs *iregs)
{
962
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
963 964 965 966 967
	struct debug_store *ds = cpuc->ds;
	struct perf_event *event = cpuc->events[0]; /* PMC0 only */
	struct pebs_record_core *at, *top;
	int n;

968
	if (!x86_pmu.pebs_active)
969 970 971 972 973
		return;

	at  = (struct pebs_record_core *)(unsigned long)ds->pebs_buffer_base;
	top = (struct pebs_record_core *)(unsigned long)ds->pebs_index;

974 975 976 977 978 979
	/*
	 * Whatever else happens, drain the thing
	 */
	ds->pebs_index = ds->pebs_buffer_base;

	if (!test_bit(0, cpuc->active_mask))
P
Peter Zijlstra 已提交
980
		return;
981

982 983
	WARN_ON_ONCE(!event);

P
Peter Zijlstra 已提交
984
	if (!event->attr.precise_ip)
985 986 987 988 989
		return;

	n = top - at;
	if (n <= 0)
		return;
990

991 992 993 994
	/*
	 * Should not happen, we program the threshold at 1 and do not
	 * set a reset value.
	 */
995
	WARN_ONCE(n > 1, "bad leftover pebs %d\n", n);
996 997
	at += n - 1;

998
	__intel_pmu_pebs_event(event, iregs, at);
999 1000
}

1001
static void intel_pmu_drain_pebs_nhm(struct pt_regs *iregs)
1002
{
1003
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1004 1005
	struct debug_store *ds = cpuc->ds;
	struct perf_event *event = NULL;
1006
	void *at, *top;
1007
	u64 status = 0;
1008
	int bit;
1009 1010 1011 1012 1013 1014

	if (!x86_pmu.pebs_active)
		return;

	at  = (struct pebs_record_nhm *)(unsigned long)ds->pebs_buffer_base;
	top = (struct pebs_record_nhm *)(unsigned long)ds->pebs_index;
1015 1016 1017

	ds->pebs_index = ds->pebs_buffer_base;

1018
	if (unlikely(at > top))
1019 1020 1021 1022 1023 1024
		return;

	/*
	 * Should not happen, we program the threshold at 1 and do not
	 * set a reset value.
	 */
1025 1026
	WARN_ONCE(top - at > x86_pmu.max_pebs_events * x86_pmu.pebs_record_size,
		  "Unexpected number of pebs records %ld\n",
1027
		  (long)(top - at) / x86_pmu.pebs_record_size);
1028

1029 1030
	for (; at < top; at += x86_pmu.pebs_record_size) {
		struct pebs_record_nhm *p = at;
1031

1032 1033
		for_each_set_bit(bit, (unsigned long *)&p->status,
				 x86_pmu.max_pebs_events) {
1034 1035
			event = cpuc->events[bit];
			if (!test_bit(bit, cpuc->active_mask))
1036 1037
				continue;

1038 1039
			WARN_ON_ONCE(!event);

P
Peter Zijlstra 已提交
1040
			if (!event->attr.precise_ip)
1041 1042 1043 1044 1045 1046
				continue;

			if (__test_and_set_bit(bit, (unsigned long *)&status))
				continue;

			break;
1047 1048
		}

1049
		if (!event || bit >= x86_pmu.max_pebs_events)
1050 1051
			continue;

1052
		__intel_pmu_pebs_event(event, iregs, at);
1053 1054 1055 1056 1057 1058 1059
	}
}

/*
 * BTS, PEBS probe and setup
 */

1060
void __init intel_ds_init(void)
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
{
	/*
	 * No support for 32bit formats
	 */
	if (!boot_cpu_has(X86_FEATURE_DTES64))
		return;

	x86_pmu.bts  = boot_cpu_has(X86_FEATURE_BTS);
	x86_pmu.pebs = boot_cpu_has(X86_FEATURE_PEBS);
	if (x86_pmu.pebs) {
1071 1072
		char pebs_type = x86_pmu.intel_cap.pebs_trap ?  '+' : '-';
		int format = x86_pmu.intel_cap.pebs_format;
1073 1074 1075

		switch (format) {
		case 0:
1076
			printk(KERN_CONT "PEBS fmt0%c, ", pebs_type);
1077 1078 1079 1080 1081
			x86_pmu.pebs_record_size = sizeof(struct pebs_record_core);
			x86_pmu.drain_pebs = intel_pmu_drain_pebs_core;
			break;

		case 1:
1082
			printk(KERN_CONT "PEBS fmt1%c, ", pebs_type);
1083 1084 1085 1086
			x86_pmu.pebs_record_size = sizeof(struct pebs_record_nhm);
			x86_pmu.drain_pebs = intel_pmu_drain_pebs_nhm;
			break;

1087 1088 1089
		case 2:
			pr_cont("PEBS fmt2%c, ", pebs_type);
			x86_pmu.pebs_record_size = sizeof(struct pebs_record_hsw);
1090
			x86_pmu.drain_pebs = intel_pmu_drain_pebs_nhm;
1091 1092
			break;

1093
		default:
1094
			printk(KERN_CONT "no PEBS fmt%d%c, ", format, pebs_type);
1095 1096 1097 1098
			x86_pmu.pebs = 0;
		}
	}
}
1099 1100 1101

void perf_restore_debug_store(void)
{
1102 1103
	struct debug_store *ds = __this_cpu_read(cpu_hw_events.ds);

1104 1105 1106
	if (!x86_pmu.bts && !x86_pmu.pebs)
		return;

1107
	wrmsrl(MSR_IA32_DS_AREA, (unsigned long)ds);
1108
}