clock-sh7786.c 4.2 KB
Newer Older
1 2 3 4 5
/*
 * arch/sh/kernel/cpu/sh4a/clock-sh7786.c
 *
 * SH7786 support for the clock framework
 *
P
Paul Mundt 已提交
6
 *  Copyright (C) 2010  Paul Mundt
7 8 9 10 11 12 13
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */
#include <linux/init.h>
#include <linux/kernel.h>
P
Paul Mundt 已提交
14 15
#include <linux/clk.h>
#include <linux/io.h>
16 17 18
#include <asm/clock.h>
#include <asm/freq.h>

P
Paul Mundt 已提交
19 20 21 22 23 24 25 26
/*
 * Default rate for the root input clock, reset this with clk_set_rate()
 * from the platform code.
 */
static struct clk extal_clk = {
	.name		= "extal",
	.id		= -1,
	.rate		= 33333333,
27 28
};

P
Paul Mundt 已提交
29
static unsigned long pll_recalc(struct clk *clk)
30
{
P
Paul Mundt 已提交
31
	int multiplier;
32

P
Paul Mundt 已提交
33 34 35 36 37
	/*
	 * Clock modes 0, 1, and 2 use an x64 multiplier against PLL1,
	 * while modes 3, 4, and 5 use an x32.
	 */
	multiplier = (sh_mv.mv_mode_pins() & 0xf) < 3 ? 64 : 32;
38

P
Paul Mundt 已提交
39
	return clk->parent->rate * multiplier;
40 41
}

P
Paul Mundt 已提交
42 43
static struct clk_ops pll_clk_ops = {
	.recalc		= pll_recalc,
44 45
};

P
Paul Mundt 已提交
46 47 48 49 50 51
static struct clk pll_clk = {
	.name		= "pll_clk",
	.id		= -1,
	.ops		= &pll_clk_ops,
	.parent		= &extal_clk,
	.flags		= CLK_ENABLE_ON_INIT,
52 53
};

P
Paul Mundt 已提交
54 55 56
static struct clk *clks[] = {
	&extal_clk,
	&pll_clk,
57 58
};

P
Paul Mundt 已提交
59 60
static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,
			       24, 32, 36, 48 };
61

62
static struct clk_div_mult_table div4_div_mult_table = {
P
Paul Mundt 已提交
63 64
	.divisors = div2,
	.nr_divisors = ARRAY_SIZE(div2),
65 66
};

67 68 69 70
static struct clk_div4_table div4_table = {
	.div_mult_table = &div4_div_mult_table,
};

P
Paul Mundt 已提交
71
enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_DU, DIV4_P, DIV4_NR };
72

P
Paul Mundt 已提交
73 74
#define DIV4(_str, _bit, _mask, _flags) \
  SH_CLK_DIV4(_str, &pll_clk, FRQMR1, _bit, _mask, _flags)
75

P
Paul Mundt 已提交
76 77 78 79 80 81 82
struct clk div4_clks[DIV4_NR] = {
	[DIV4_P] = DIV4("peripheral_clk", 0, 0x0b40, 0),
	[DIV4_DU] = DIV4("du_clk", 4, 0x0010, 0),
	[DIV4_DDR] = DIV4("ddr_clk", 12, 0x0002, CLK_ENABLE_ON_INIT),
	[DIV4_B] = DIV4("bus_clk", 16, 0x0360, CLK_ENABLE_ON_INIT),
	[DIV4_SH] = DIV4("shyway_clk", 20, 0x0002, CLK_ENABLE_ON_INIT),
	[DIV4_I] = DIV4("cpu_clk", 28, 0x0006, CLK_ENABLE_ON_INIT),
83 84
};

P
Paul Mundt 已提交
85 86 87 88 89
#define MSTPCR0		0xffc40030
#define MSTPCR1		0xffc40034

static struct clk mstp_clks[] = {
	/* MSTPCR0 */
90 91 92 93 94 95
	SH_CLK_MSTP32("sci_fck", 5, &div4_clks[DIV4_P], MSTPCR0, 29, 0),
	SH_CLK_MSTP32("sci_fck", 4, &div4_clks[DIV4_P], MSTPCR0, 28, 0),
	SH_CLK_MSTP32("sci_fck", 3, &div4_clks[DIV4_P], MSTPCR0, 27, 0),
	SH_CLK_MSTP32("sci_fck", 2, &div4_clks[DIV4_P], MSTPCR0, 26, 0),
	SH_CLK_MSTP32("sci_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 25, 0),
	SH_CLK_MSTP32("sci_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 24, 0),
P
Paul Mundt 已提交
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
	SH_CLK_MSTP32("ssi_fck", 3, &div4_clks[DIV4_P], MSTPCR0, 23, 0),
	SH_CLK_MSTP32("ssi_fck", 2, &div4_clks[DIV4_P], MSTPCR0, 22, 0),
	SH_CLK_MSTP32("ssi_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 21, 0),
	SH_CLK_MSTP32("ssi_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 20, 0),
	SH_CLK_MSTP32("hac_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 17, 0),
	SH_CLK_MSTP32("hac_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 16, 0),
	SH_CLK_MSTP32("i2c_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 15, 0),
	SH_CLK_MSTP32("i2c_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 14, 0),
	SH_CLK_MSTP32("tmu9_11_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 11, 0),
	SH_CLK_MSTP32("tmu678_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 10, 0),
	SH_CLK_MSTP32("tmu345_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 9, 0),
	SH_CLK_MSTP32("tmu012_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 8, 0),
	SH_CLK_MSTP32("sdif_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 5, 0),
	SH_CLK_MSTP32("sdif_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 4, 0),
	SH_CLK_MSTP32("hspi_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 2, 0),

	/* MSTPCR1 */
	SH_CLK_MSTP32("usb_fck", -1, NULL, MSTPCR1, 12, 0),
	SH_CLK_MSTP32("pcie_fck", 2, NULL, MSTPCR1, 10, 0),
	SH_CLK_MSTP32("pcie_fck", 1, NULL, MSTPCR1, 9, 0),
	SH_CLK_MSTP32("pcie_fck", 0, NULL, MSTPCR1, 8, 0),
	SH_CLK_MSTP32("dmac_11_6_fck", -1, NULL, MSTPCR1, 5, 0),
	SH_CLK_MSTP32("dmac_5_0_fck", -1, NULL, MSTPCR1, 4, 0),
	SH_CLK_MSTP32("du_fck", -1, NULL, MSTPCR1, 3, 0),
	SH_CLK_MSTP32("ether_fck", -1, NULL, MSTPCR1, 2, 0),
121 122
};

123
int __init arch_clk_init(void)
124
{
125
	int i, ret = 0;
126

P
Paul Mundt 已提交
127 128
	for (i = 0; i < ARRAY_SIZE(clks); i++)
		ret |= clk_register(clks[i]);
129

P
Paul Mundt 已提交
130 131 132 133 134
	if (!ret)
		ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),
					   &div4_table);
	if (!ret)
		ret = sh_clk_mstp32_register(mstp_clks, ARRAY_SIZE(mstp_clks));
135

136
	return ret;
137
}