cpu.c 8.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/* cpu.c: Dinky routines to look for the kind of Sparc cpu
 *        we are on.
 *
 * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
 */

#include <linux/kernel.h>
8
#include <linux/module.h>
L
Linus Torvalds 已提交
9 10 11
#include <linux/init.h>
#include <linux/smp.h>
#include <linux/threads.h>
S
Sam Ravnborg 已提交
12 13

#include <asm/spitfire.h>
L
Linus Torvalds 已提交
14 15 16 17 18 19 20
#include <asm/oplib.h>
#include <asm/page.h>
#include <asm/head.h>
#include <asm/psr.h>
#include <asm/mbus.h>
#include <asm/cpudata.h>

21 22
#include "kernel.h"

L
Linus Torvalds 已提交
23
DEFINE_PER_CPU(cpuinfo_sparc, __cpu_data) = { 0 };
24
EXPORT_PER_CPU_SYMBOL(__cpu_data);
L
Linus Torvalds 已提交
25

S
Sam Ravnborg 已提交
26
struct cpu_info {
S
Sam Ravnborg 已提交
27
	int psr_vers;
S
Sam Ravnborg 已提交
28
	const char *name;
29
	const char *pmu_name;
L
Linus Torvalds 已提交
30 31
};

S
Sam Ravnborg 已提交
32
struct fpu_info {
S
Sam Ravnborg 已提交
33
	int fp_vers;
S
Sam Ravnborg 已提交
34
	const char *name;
L
Linus Torvalds 已提交
35 36
};

S
Sam Ravnborg 已提交
37 38 39 40 41 42 43
#define NOCPU 8
#define NOFPU 8

struct manufacturer_info {
	int psr_impl;
	struct cpu_info cpu_info[NOCPU];
	struct fpu_info fpu_info[NOFPU];
L
Linus Torvalds 已提交
44 45
};

S
Sam Ravnborg 已提交
46 47 48
#define CPU(ver, _name) \
{ .psr_vers = ver, .name = _name }

49 50 51
#define CPU_PMU(ver, _name, _pmu_name)	\
{ .psr_vers = ver, .name = _name, .pmu_name = _pmu_name }

S
Sam Ravnborg 已提交
52 53
#define FPU(ver, _name) \
{ .fp_vers = ver, .name = _name }
L
Linus Torvalds 已提交
54

S
Sam Ravnborg 已提交
55 56 57
static const struct manufacturer_info __initconst manufacturer_info[] = {
{
	0,
S
Sam Ravnborg 已提交
58
	/* Sun4/100, 4/200, SLC */
S
Sam Ravnborg 已提交
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
	.cpu_info = {
		CPU(0, "Fujitsu  MB86900/1A or LSI L64831 SparcKIT-40"),
		/* borned STP1012PGA */
		CPU(4,  "Fujitsu  MB86904"),
		CPU(5, "Fujitsu TurboSparc MB86907"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(0, "Fujitsu MB86910 or Weitek WTL1164/5"),
		FPU(1, "Fujitsu MB86911 or Weitek WTL1164/5 or LSI L64831"),
		FPU(2, "LSI Logic L64802 or Texas Instruments ACT8847"),
		/* SparcStation SLC, SparcStation1 */
		FPU(3, "Weitek WTL3170/2"),
		/* SPARCstation-5 */
		FPU(4, "Lsi Logic/Meiko L64804 or compatible"),
		FPU(-1, NULL)
	}
},{
	1,
	.cpu_info = {
		/* SparcStation2, SparcServer 490 & 690 */
		CPU(0, "LSI Logic Corporation - L64811"),
		/* SparcStation2 */
		CPU(1, "Cypress/ROSS CY7C601"),
		/* Embedded controller */
		CPU(3, "Cypress/ROSS CY7C611"),
		/* Ross Technologies HyperSparc */
		CPU(0xf, "ROSS HyperSparc RT620"),
		CPU(0xe, "ROSS HyperSparc RT625 or RT626"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(0, "ROSS HyperSparc combined IU/FPU"),
		FPU(1, "Lsi Logic L64814"),
		FPU(2, "Texas Instruments TMS390-C602A"),
		FPU(3, "Cypress CY7C602 FPU"),
		FPU(-1, NULL)
	}
},{
	2,
	.cpu_info = {
		/* ECL Implementation, CRAY S-MP Supercomputer... AIEEE! */
		/* Someone please write the code to support this beast! ;) */
		CPU(0, "Bipolar Integrated Technology - B5010"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(-1, NULL)
	}
},{
	3,
	.cpu_info = {
		CPU(0, "LSI Logic Corporation - unknown-type"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(-1, NULL)
	}
},{
	4,
	.cpu_info = {
		CPU(0, "Texas Instruments, Inc. - SuperSparc-(II)"),
		/* SparcClassic  --  borned STP1010TAB-50*/
		CPU(1, "Texas Instruments, Inc. - MicroSparc"),
		CPU(2, "Texas Instruments, Inc. - MicroSparc II"),
		CPU(3, "Texas Instruments, Inc. - SuperSparc 51"),
		CPU(4, "Texas Instruments, Inc. - SuperSparc 61"),
		CPU(5, "Texas Instruments, Inc. - unknown"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		/* SuperSparc 50 module */
		FPU(0, "SuperSparc on-chip FPU"),
		/* SparcClassic */
		FPU(4, "TI MicroSparc on chip FPU"),
		FPU(-1, NULL)
	}
},{
	5,
	.cpu_info = {
		CPU(0, "Matsushita - MN10501"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(0, "Matsushita MN10501"),
		FPU(-1, NULL)
	}
},{
	6,
	.cpu_info = {
		CPU(0, "Philips Corporation - unknown"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(-1, NULL)
	}
},{
	7,
	.cpu_info = {
		CPU(0, "Harvest VLSI Design Center, Inc. - unknown"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(-1, NULL)
	}
},{
	8,
	.cpu_info = {
		CPU(0, "Systems and Processes Engineering Corporation (SPEC)"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(-1, NULL)
	}
},{
	9,
	.cpu_info = {
		/* Gallium arsenide 200MHz, BOOOOGOOOOMIPS!!! */
		CPU(0, "Fujitsu or Weitek Power-UP"),
		CPU(1, "Fujitsu or Weitek Power-UP"),
		CPU(2, "Fujitsu or Weitek Power-UP"),
		CPU(3, "Fujitsu or Weitek Power-UP"),
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(3, "Fujitsu or Weitek on-chip FPU"),
		FPU(-1, NULL)
	}
S
Sam Ravnborg 已提交
187 188 189
},{
	0x17,
	.cpu_info = {
190 191 192 193
		CPU_PMU(0x10, "TI UltraSparc I   (SpitFire)", "ultra12"),
		CPU_PMU(0x11, "TI UltraSparc II  (BlackBird)", "ultra12"),
		CPU_PMU(0x12, "TI UltraSparc IIi (Sabre)", "ultra12"),
		CPU_PMU(0x13, "TI UltraSparc IIe (Hummingbird)", "ultra12"),
S
Sam Ravnborg 已提交
194 195 196 197 198 199 200 201 202 203 204 205
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(0x10, "UltraSparc I integrated FPU"),
		FPU(0x11, "UltraSparc II integrated FPU"),
		FPU(0x12, "UltraSparc IIi integrated FPU"),
		FPU(0x13, "UltraSparc IIe integrated FPU"),
		FPU(-1, NULL)
	}
},{
	0x22,
	.cpu_info = {
206
		CPU_PMU(0x10, "TI UltraSparc I   (SpitFire)", "ultra12"),
S
Sam Ravnborg 已提交
207 208 209 210 211 212 213 214 215
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(0x10, "UltraSparc I integrated FPU"),
		FPU(-1, NULL)
	}
},{
	0x3e,
	.cpu_info = {
216 217 218 219 220 221
		CPU_PMU(0x14, "TI UltraSparc III (Cheetah)", "ultra3"),
		CPU_PMU(0x15, "TI UltraSparc III+ (Cheetah+)", "ultra3+"),
		CPU_PMU(0x16, "TI UltraSparc IIIi (Jalapeno)", "ultra3i"),
		CPU_PMU(0x18, "TI UltraSparc IV (Jaguar)", "ultra3+"),
		CPU_PMU(0x19, "TI UltraSparc IV+ (Panther)", "ultra4+"),
		CPU_PMU(0x22, "TI UltraSparc IIIi+ (Serrano)", "ultra3i"),
S
Sam Ravnborg 已提交
222 223 224 225 226 227 228 229 230 231 232
		CPU(-1, NULL)
	},
	.fpu_info = {
		FPU(0x14, "UltraSparc III integrated FPU"),
		FPU(0x15, "UltraSparc III+ integrated FPU"),
		FPU(0x16, "UltraSparc IIIi integrated FPU"),
		FPU(0x18, "UltraSparc IV integrated FPU"),
		FPU(0x19, "UltraSparc IV+ integrated FPU"),
		FPU(0x22, "UltraSparc IIIi+ integrated FPU"),
		FPU(-1, NULL)
	}
S
Sam Ravnborg 已提交
233
}};
L
Linus Torvalds 已提交
234

S
Sam Ravnborg 已提交
235 236 237
/* In order to get the fpu type correct, you need to take the IDPROM's
 * machine type value into consideration too.  I will fix this.
 */
L
Linus Torvalds 已提交
238

239 240
const char *sparc_cpu_type;
const char *sparc_fpu_type;
241
const char *sparc_pmu_type;
L
Linus Torvalds 已提交
242 243 244

unsigned int fsr_storage;

S
Sam Ravnborg 已提交
245
static void set_cpu_and_fpu(int psr_impl, int psr_vers, int fpu_vers)
L
Linus Torvalds 已提交
246
{
247 248 249
	const struct manufacturer_info *manuf;
	int i;

S
Sam Ravnborg 已提交
250 251
	sparc_cpu_type = NULL;
	sparc_fpu_type = NULL;
252
	sparc_pmu_type = NULL;
253 254 255 256 257 258 259 260 261 262
	manuf = NULL;

	for (i = 0; i < ARRAY_SIZE(manufacturer_info); i++)
	{
		if (psr_impl == manufacturer_info[i].psr_impl) {
			manuf = &manufacturer_info[i];
			break;
		}
	}
	if (manuf != NULL)
S
Sam Ravnborg 已提交
263 264 265 266
	{
		const struct cpu_info *cpu;
		const struct fpu_info *fpu;

267
		cpu = &manuf->cpu_info[0];
S
Sam Ravnborg 已提交
268 269 270 271
		while (cpu->psr_vers != -1)
		{
			if (cpu->psr_vers == psr_vers) {
				sparc_cpu_type = cpu->name;
272
				sparc_pmu_type = cpu->pmu_name;
S
Sam Ravnborg 已提交
273 274 275 276 277
				sparc_fpu_type = "No FPU";
				break;
			}
			cpu++;
		}
278
		fpu =  &manuf->fpu_info[0];
S
Sam Ravnborg 已提交
279 280 281 282
		while (fpu->fp_vers != -1)
		{
			if (fpu->fp_vers == fpu_vers) {
				sparc_fpu_type = fpu->name;
L
Linus Torvalds 已提交
283 284
				break;
			}
S
Sam Ravnborg 已提交
285 286
			fpu++;
		}
L
Linus Torvalds 已提交
287
	}
S
Sam Ravnborg 已提交
288
	if (sparc_cpu_type == NULL)
289 290
	{
		printk(KERN_ERR "CPU: Unknown chip, impl[0x%x] vers[0x%x]\n",
S
Sam Ravnborg 已提交
291
		       psr_impl, psr_vers);
292 293
		sparc_cpu_type = "Unknown CPU";
	}
S
Sam Ravnborg 已提交
294 295
	if (sparc_fpu_type == NULL)
	{
296
		printk(KERN_ERR "FPU: Unknown chip, impl[0x%x] vers[0x%x]\n",
S
Sam Ravnborg 已提交
297
		       psr_impl, fpu_vers);
298
		sparc_fpu_type = "Unknown FPU";
L
Linus Torvalds 已提交
299
	}
300 301
	if (sparc_pmu_type == NULL)
		sparc_pmu_type = "Unknown PMU";
L
Linus Torvalds 已提交
302
}
S
Sam Ravnborg 已提交
303

S
Sam Ravnborg 已提交
304
#ifdef CONFIG_SPARC32
S
Sam Ravnborg 已提交
305 306 307 308 309 310 311 312 313 314
void __cpuinit cpu_probe(void)
{
	int psr_impl, psr_vers, fpu_vers;
	int psr;

	psr_impl = ((get_psr() >> 28) & 0xf);
	psr_vers = ((get_psr() >> 24) & 0xf);

	psr = get_psr();
	put_psr(psr | PSR_EF);
315 316 317
#ifdef CONFIG_SPARC_LEON
	fpu_vers = 7;
#else
S
Sam Ravnborg 已提交
318
	fpu_vers = ((get_fsr() >> 17) & 0x7);
319 320
#endif

S
Sam Ravnborg 已提交
321 322 323 324
	put_psr(psr);

	set_cpu_and_fpu(psr_impl, psr_vers, fpu_vers);
}
S
Sam Ravnborg 已提交
325 326 327 328 329 330 331
#else
static void __init sun4v_cpu_probe(void)
{
	switch (sun4v_chip_type) {
	case SUN4V_CHIP_NIAGARA1:
		sparc_cpu_type = "UltraSparc T1 (Niagara)";
		sparc_fpu_type = "UltraSparc T1 integrated FPU";
332
		sparc_pmu_type = "niagara";
S
Sam Ravnborg 已提交
333 334 335 336 337
		break;

	case SUN4V_CHIP_NIAGARA2:
		sparc_cpu_type = "UltraSparc T2 (Niagara2)";
		sparc_fpu_type = "UltraSparc T2 integrated FPU";
338
		sparc_pmu_type = "niagara2";
S
Sam Ravnborg 已提交
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
		break;

	default:
		printk(KERN_WARNING "CPU: Unknown sun4v cpu type [%s]\n",
		       prom_cpu_compatible);
		sparc_cpu_type = "Unknown SUN4V CPU";
		sparc_fpu_type = "Unknown SUN4V FPU";
		break;
	}
}

static int __init cpu_type_probe(void)
{
	if (tlb_type == hypervisor) {
		sun4v_cpu_probe();
	} else {
		unsigned long ver;
		int manuf, impl;

		__asm__ __volatile__("rdpr %%ver, %0" : "=r" (ver));

		manuf = ((ver >> 48) & 0xffff);
		impl = ((ver >> 32) & 0xffff);
		set_cpu_and_fpu(manuf, impl, impl);
	}
	return 0;
}

arch_initcall(cpu_type_probe);
#endif