mach-anubis.c 11.1 KB
Newer Older
1
/* linux/arch/arm/mach-s3c2440/mach-anubis.c
2
 *
3
 * Copyright 2003-2009 Simtec Electronics
4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *	http://armlinux.simtec.co.uk/
 *	Ben Dooks <ben@simtec.co.uk>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/timer.h>
#include <linux/init.h>
18
#include <linux/gpio.h>
19
#include <linux/serial_core.h>
20
#include <linux/platform_device.h>
21
#include <linux/ata_platform.h>
22
#include <linux/i2c.h>
23
#include <linux/io.h>
24 25 26
#include <linux/sm501.h>
#include <linux/sm501-regs.h>

27 28 29 30
#include <asm/mach/arch.h>
#include <asm/mach/map.h>
#include <asm/mach/irq.h>

31 32 33
#include <mach/anubis-map.h>
#include <mach/anubis-irq.h>
#include <mach/anubis-cpld.h>
34

35
#include <mach/hardware.h>
36 37 38
#include <asm/irq.h>
#include <asm/mach-types.h>

39
#include <plat/regs-serial.h>
40 41 42
#include <mach/regs-gpio.h>
#include <mach/regs-mem.h>
#include <mach/regs-lcd.h>
43
#include <plat/nand.h>
44
#include <plat/iic.h>
45 46 47 48 49 50

#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/nand_ecc.h>
#include <linux/mtd/partitions.h>

51 52
#include <net/ax88796.h>

53
#include <plat/clock.h>
54 55
#include <plat/devs.h>
#include <plat/cpu.h>
56
#include <plat/audio-simtec.h>
57

58
#define COPYRIGHT ", Copyright 2005-2009 Simtec Electronics"
59 60 61 62

static struct map_desc anubis_iodesc[] __initdata = {
  /* ISA IO areas */

63 64 65 66
  {
	.virtual	= (u32)S3C24XX_VA_ISA_BYTE,
	.pfn		= __phys_to_pfn(0x0),
	.length		= SZ_4M,
67
	.type		= MT_DEVICE,
68 69 70
  }, {
	.virtual	= (u32)S3C24XX_VA_ISA_WORD,
	.pfn		= __phys_to_pfn(0x0),
71 72
	.length 	= SZ_4M,
	.type		= MT_DEVICE,
73
  },
74 75 76 77 78 79 80 81

  /* we could possibly compress the next set down into a set of smaller tables
   * pagetables, but that would mean using an L2 section, and it still means
   * we cannot actually feed the same register to an LDR due to 16K spacing
   */

  /* CPLD control registers */

82 83 84 85
  {
	.virtual	= (u32)ANUBIS_VA_CTRL1,
	.pfn		= __phys_to_pfn(ANUBIS_PA_CTRL1),
	.length		= SZ_4K,
86
	.type		= MT_DEVICE,
87
  }, {
88 89
	.virtual	= (u32)ANUBIS_VA_IDREG,
	.pfn		= __phys_to_pfn(ANUBIS_PA_IDREG),
90
	.length		= SZ_4K,
91
	.type		= MT_DEVICE,
92
  },
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
};

#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE

static struct s3c24xx_uart_clksrc anubis_serial_clocks[] = {
	[0] = {
		.name		= "uclk",
		.divisor	= 1,
		.min_baud	= 0,
		.max_baud	= 0,
	},
	[1] = {
		.name		= "pclk",
		.divisor	= 1,
		.min_baud	= 0,
110
		.max_baud	= 0,
111 112 113 114
	}
};


115
static struct s3c2410_uartcfg anubis_uartcfgs[] __initdata = {
116 117 118 119 120 121 122
	[0] = {
		.hwport	     = 0,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
		.clocks	     = anubis_serial_clocks,
123
		.clocks_size = ARRAY_SIZE(anubis_serial_clocks),
124 125 126 127 128 129 130 131
	},
	[1] = {
		.hwport	     = 2,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
		.clocks	     = anubis_serial_clocks,
132
		.clocks_size = ARRAY_SIZE(anubis_serial_clocks),
133 134 135 136 137 138 139 140 141
	},
};

/* NAND Flash on Anubis board */

static int external_map[]   = { 2 };
static int chip0_map[]      = { 0 };
static int chip1_map[]      = { 1 };

142
static struct mtd_partition __initdata anubis_default_nand_part[] = {
143 144 145
	[0] = {
		.name	= "Boot Agent",
		.size	= SZ_16K,
146
		.offset	= 0,
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	},
	[1] = {
		.name	= "/boot",
		.size	= SZ_4M - SZ_16K,
		.offset	= SZ_16K,
	},
	[2] = {
		.name	= "user1",
		.offset	= SZ_4M,
		.size	= SZ_32M - SZ_4M,
	},
	[3] = {
		.name	= "user2",
		.offset	= SZ_32M,
		.size	= MTDPART_SIZ_FULL,
	}
};

165
static struct mtd_partition __initdata anubis_default_nand_part_large[] = {
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
	[0] = {
		.name	= "Boot Agent",
		.size	= SZ_128K,
		.offset	= 0,
	},
	[1] = {
		.name	= "/boot",
		.size	= SZ_4M - SZ_128K,
		.offset	= SZ_128K,
	},
	[2] = {
		.name	= "user1",
		.offset	= SZ_4M,
		.size	= SZ_32M - SZ_4M,
	},
	[3] = {
		.name	= "user2",
		.offset	= SZ_32M,
		.size	= MTDPART_SIZ_FULL,
	}
};

188 189 190 191 192 193 194
/* the Anubis has 3 selectable slots for nand-flash, the two
 * on-board chip areas, as well as the external slot.
 *
 * Note, there is no current hot-plug support for the External
 * socket.
*/

195
static struct s3c2410_nand_set __initdata anubis_nand_sets[] = {
196 197 198 199 200
	[1] = {
		.name		= "External",
		.nr_chips	= 1,
		.nr_map		= external_map,
		.nr_partitions	= ARRAY_SIZE(anubis_default_nand_part),
201
		.partitions	= anubis_default_nand_part,
202 203 204 205 206 207
	},
	[0] = {
		.name		= "chip0",
		.nr_chips	= 1,
		.nr_map		= chip0_map,
		.nr_partitions	= ARRAY_SIZE(anubis_default_nand_part),
208
		.partitions	= anubis_default_nand_part,
209 210 211 212 213 214
	},
	[2] = {
		.name		= "chip1",
		.nr_chips	= 1,
		.nr_map		= chip1_map,
		.nr_partitions	= ARRAY_SIZE(anubis_default_nand_part),
215
		.partitions	= anubis_default_nand_part,
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
	},
};

static void anubis_nand_select(struct s3c2410_nand_set *set, int slot)
{
	unsigned int tmp;

	slot = set->nr_map[slot] & 3;

	pr_debug("anubis_nand: selecting slot %d (set %p,%p)\n",
		 slot, set, set->nr_map);

	tmp = __raw_readb(ANUBIS_VA_CTRL1);
	tmp &= ~ANUBIS_CTRL1_NANDSEL;
	tmp |= slot;

	pr_debug("anubis_nand: ctrl1 now %02x\n", tmp);

	__raw_writeb(tmp, ANUBIS_VA_CTRL1);
}

237
static struct s3c2410_platform_nand __initdata anubis_nand_info = {
238
	.tacls		= 25,
239 240
	.twrph0		= 55,
	.twrph1		= 40,
241 242 243 244 245
	.nr_sets	= ARRAY_SIZE(anubis_nand_sets),
	.sets		= anubis_nand_sets,
	.select_chip	= anubis_nand_select,
};

246 247
/* IDE channels */

248
static struct pata_platform_info anubis_ide_platdata = {
249 250 251
	.ioport_shift	= 5,
};

252 253 254 255 256 257
static struct resource anubis_ide0_resource[] = {
	{
		.start	= S3C2410_CS3,
		.end	= S3C2410_CS3 + (8*32) - 1,
		.flags	= IORESOURCE_MEM,
	}, {
258 259
		.start	= S3C2410_CS3 + (1<<26) + (6*32),
		.end	= S3C2410_CS3 + (1<<26) + (7*32) - 1,
260 261 262 263 264 265 266 267 268
		.flags	= IORESOURCE_MEM,
	}, {
		.start	= IRQ_IDE0,
		.end	= IRQ_IDE0,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device anubis_device_ide0 = {
269
	.name		= "pata_platform",
270 271 272
	.id		= 0,
	.num_resources	= ARRAY_SIZE(anubis_ide0_resource),
	.resource	= anubis_ide0_resource,
273 274 275 276
	.dev	= {
		.platform_data = &anubis_ide_platdata,
		.coherent_dma_mask = ~0,
	},
277 278 279 280 281 282 283 284
};

static struct resource anubis_ide1_resource[] = {
	{
		.start	= S3C2410_CS4,
		.end	= S3C2410_CS4 + (8*32) - 1,
		.flags	= IORESOURCE_MEM,
	}, {
285 286
		.start	= S3C2410_CS4 + (1<<26) + (6*32),
		.end	= S3C2410_CS4 + (1<<26) + (7*32) - 1,
287 288 289 290 291 292 293 294 295
		.flags	= IORESOURCE_MEM,
	}, {
		.start	= IRQ_IDE0,
		.end	= IRQ_IDE0,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device anubis_device_ide1 = {
296
	.name		= "pata_platform",
297 298 299
	.id		= 1,
	.num_resources	= ARRAY_SIZE(anubis_ide1_resource),
	.resource	= anubis_ide1_resource,
300 301 302 303
	.dev	= {
		.platform_data = &anubis_ide_platdata,
		.coherent_dma_mask = ~0,
	},
304
};
305

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
/* Asix AX88796 10/100 ethernet controller */

static struct ax_plat_data anubis_asix_platdata = {
	.flags		= AXFLG_MAC_FROMDEV,
	.wordlength	= 2,
	.dcr_val	= 0x48,
	.rcr_val	= 0x40,
};

static struct resource anubis_asix_resource[] = {
	[0] = {
		.start = S3C2410_CS5,
		.end   = S3C2410_CS5 + (0x20 * 0x20) -1,
		.flags = IORESOURCE_MEM
	},
	[1] = {
		.start = IRQ_ASIX,
		.end   = IRQ_ASIX,
		.flags = IORESOURCE_IRQ
	}
};

static struct platform_device anubis_device_asix = {
	.name		= "ax88796",
	.id		= 0,
	.num_resources	= ARRAY_SIZE(anubis_asix_resource),
	.resource	= anubis_asix_resource,
	.dev		= {
		.platform_data = &anubis_asix_platdata,
	}
};

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
/* SM501 */

static struct resource anubis_sm501_resource[] = {
	[0] = {
		.start	= S3C2410_CS2,
		.end	= S3C2410_CS2 + SZ_8M,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= S3C2410_CS2 + SZ_64M - SZ_2M,
		.end	= S3C2410_CS2 + SZ_64M - 1,
		.flags	= IORESOURCE_MEM,
	},
	[2] = {
		.start	= IRQ_EINT0,
		.end	= IRQ_EINT0,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct sm501_initdata anubis_sm501_initdata = {
	.gpio_high	= {
		.set	= 0x3F000000,		/* 24bit panel */
		.mask	= 0x0,
	},
	.misc_timing	= {
		.set	= 0x010100,		/* SDRAM timing */
		.mask	= 0x1F1F00,
	},
	.misc_control	= {
		.set	= SM501_MISC_PNL_24BIT,
		.mask	= 0,
	},

372 373
	.devices	= SM501_USE_GPIO,

374 375 376 377 378 379 380
	/* set the SDRAM and bus clocks */
	.mclk		= 72 * MHZ,
	.m1xclk		= 144 * MHZ,
};

static struct sm501_platdata_gpio_i2c anubis_sm501_gpio_i2c[] = {
	[0] = {
381
		.bus_num	= 1,
382 383 384 385
		.pin_scl	= 44,
		.pin_sda	= 45,
	},
	[1] = {
386
		.bus_num	= 2,
387 388 389 390 391 392 393
		.pin_scl	= 40,
		.pin_sda	= 41,
	},
};

static struct sm501_platdata anubis_sm501_platdata = {
	.init		= &anubis_sm501_initdata,
394
	.gpio_base	= -1,
395 396 397 398 399 400 401 402 403 404 405 406 407 408
	.gpio_i2c	= anubis_sm501_gpio_i2c,
	.gpio_i2c_nr	= ARRAY_SIZE(anubis_sm501_gpio_i2c),
};

static struct platform_device anubis_device_sm501 = {
	.name		= "sm501",
	.id		= 0,
	.num_resources	= ARRAY_SIZE(anubis_sm501_resource),
	.resource	= anubis_sm501_resource,
	.dev		= {
		.platform_data = &anubis_sm501_platdata,
	},
};

409 410 411
/* Standard Anubis devices */

static struct platform_device *anubis_devices[] __initdata = {
412
	&s3c_device_ohci,
413 414
	&s3c_device_wdt,
	&s3c_device_adc,
415
	&s3c_device_i2c0,
416 417
 	&s3c_device_rtc,
	&s3c_device_nand,
418 419
	&anubis_device_ide0,
	&anubis_device_ide1,
420
	&anubis_device_asix,
421
	&anubis_device_sm501,
422 423
};

424
static struct clk *anubis_clocks[] __initdata = {
425 426 427 428 429 430 431
	&s3c24xx_dclk0,
	&s3c24xx_dclk1,
	&s3c24xx_clkout0,
	&s3c24xx_clkout1,
	&s3c24xx_uclk,
};

432 433 434 435 436 437 438 439 440
/* I2C devices. */

static struct i2c_board_info anubis_i2c_devs[] __initdata = {
	{
		I2C_BOARD_INFO("tps65011", 0x48),
		.irq	= IRQ_EINT20,
	}
};

441 442 443 444 445 446 447 448 449 450 451
/* Audio setup */
static struct s3c24xx_audio_simtec_pdata __initdata anubis_audio = {
	.have_mic	= 1,
	.have_lout	= 1,
	.output_cdclk	= 1,
	.use_mpllin	= 1,
	.amp_gpio	= S3C2410_GPB(2),
	.amp_gain[0]	= S3C2410_GPD(10),
	.amp_gain[1]	= S3C2410_GPD(11),
};

452
static void __init anubis_map_io(void)
453 454 455
{
	/* initialise the clocks */

456
	s3c24xx_dclk0.parent = &clk_upll;
457 458
	s3c24xx_dclk0.rate   = 12*1000*1000;

459
	s3c24xx_dclk1.parent = &clk_upll;
460 461 462 463 464 465 466
	s3c24xx_dclk1.rate   = 24*1000*1000;

	s3c24xx_clkout0.parent  = &s3c24xx_dclk0;
	s3c24xx_clkout1.parent  = &s3c24xx_dclk1;

	s3c24xx_uclk.parent  = &s3c24xx_clkout1;

467 468
	s3c24xx_register_clocks(anubis_clocks, ARRAY_SIZE(anubis_clocks));

469 470 471 472
	s3c24xx_init_io(anubis_iodesc, ARRAY_SIZE(anubis_iodesc));
	s3c24xx_init_clocks(0);
	s3c24xx_init_uarts(anubis_uartcfgs, ARRAY_SIZE(anubis_uartcfgs));

473 474 475 476 477 478 479 480 481
	/* check for the newer revision boards with large page nand */

	if ((__raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK) >= 4) {
		printk(KERN_INFO "ANUBIS-B detected (revision %d)\n",
		       __raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK);
		anubis_nand_sets[0].partitions = anubis_default_nand_part_large;
		anubis_nand_sets[0].nr_partitions = ARRAY_SIZE(anubis_default_nand_part_large);
	} else {
		/* ensure that the GPIO is setup */
482
		s3c2410_gpio_setpin(S3C2410_GPA(0), 1);
483
	}
484 485
}

486 487
static void __init anubis_init(void)
{
488
	s3c_i2c0_set_platdata(NULL);
489
	s3c_nand_set_platdata(&anubis_nand_info);
490
	simtec_audio_add(NULL, false, &anubis_audio);
491

492
	platform_add_devices(anubis_devices, ARRAY_SIZE(anubis_devices));
493 494 495

	i2c_register_board_info(0, anubis_i2c_devs,
				ARRAY_SIZE(anubis_i2c_devs));
496 497 498
}


499 500 501 502 503 504
MACHINE_START(ANUBIS, "Simtec-Anubis")
	/* Maintainer: Ben Dooks <ben@simtec.co.uk> */
	.phys_io	= S3C2410_PA_UART,
	.io_pg_offst	= (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
	.boot_params	= S3C2410_SDRAM_PA + 0x100,
	.map_io		= anubis_map_io,
505
	.init_machine	= anubis_init,
506 507 508
	.init_irq	= s3c24xx_init_irq,
	.timer		= &s3c24xx_timer,
MACHINE_END