core.c 14.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45
/*
 * core.c - ChipIdea USB IP core family device controller
 *
 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
 *
 * Author: David Lopo
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

/*
 * Description: ChipIdea USB IP core family device controller
 *
 * This driver is composed of several blocks:
 * - HW:     hardware interface
 * - DBG:    debug facilities (optional)
 * - UTIL:   utilities
 * - ISR:    interrupts handling
 * - ENDPT:  endpoint operations (Gadget API)
 * - GADGET: gadget operations (Gadget API)
 * - BUS:    bus glue code, bus abstraction layer
 *
 * Compile Options
 * - CONFIG_USB_GADGET_DEBUG_FILES: enable debug facilities
 * - STALL_IN:  non-empty bulk-in pipes cannot be halted
 *              if defined mass storage compliance succeeds but with warnings
 *              => case 4: Hi >  Dn
 *              => case 5: Hi >  Di
 *              => case 8: Hi <> Do
 *              if undefined usbtest 13 fails
 * - TRACE:     enable function tracing (depends on DEBUG)
 *
 * Main Features
 * - Chapter 9 & Mass Storage Compliance with Gadget File Storage
 * - Chapter 9 Compliance with Gadget Zero (STALL_IN undefined)
 * - Normal & LPM support
 *
 * USBTEST Report
 * - OK: 0-12, 13 (STALL_IN defined) & 14
 * - Not Supported: 15 & 16 (ISO)
 *
 * TODO List
 * - OTG
46
 * - Interrupt Traffic
47 48 49 50 51 52 53 54 55
 * - GET_STATUS(device) - always reports 0
 * - Gadget API (majority of optional features)
 * - Suspend & Remote Wakeup
 */
#include <linux/delay.h>
#include <linux/device.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/module.h>
56
#include <linux/idr.h>
57 58 59 60 61 62 63 64 65
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/pm_runtime.h>
#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
#include <linux/usb/otg.h>
#include <linux/usb/chipidea.h>
66 67
#include <linux/usb/of.h>
#include <linux/phy.h>
68
#include <linux/regulator/consumer.h>
69 70 71 72

#include "ci.h"
#include "udc.h"
#include "bits.h"
73
#include "host.h"
74
#include "debug.h"
75
#include "otg.h"
76

77
/* Controller register map */
78 79 80 81 82 83 84 85 86 87 88 89
static uintptr_t ci_regs_nolpm[] = {
	[CAP_CAPLENGTH]		= 0x000UL,
	[CAP_HCCPARAMS]		= 0x008UL,
	[CAP_DCCPARAMS]		= 0x024UL,
	[CAP_TESTMODE]		= 0x038UL,
	[OP_USBCMD]		= 0x000UL,
	[OP_USBSTS]		= 0x004UL,
	[OP_USBINTR]		= 0x008UL,
	[OP_DEVICEADDR]		= 0x014UL,
	[OP_ENDPTLISTADDR]	= 0x018UL,
	[OP_PORTSC]		= 0x044UL,
	[OP_DEVLC]		= 0x084UL,
90
	[OP_OTGSC]		= 0x064UL,
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
	[OP_USBMODE]		= 0x068UL,
	[OP_ENDPTSETUPSTAT]	= 0x06CUL,
	[OP_ENDPTPRIME]		= 0x070UL,
	[OP_ENDPTFLUSH]		= 0x074UL,
	[OP_ENDPTSTAT]		= 0x078UL,
	[OP_ENDPTCOMPLETE]	= 0x07CUL,
	[OP_ENDPTCTRL]		= 0x080UL,
};

static uintptr_t ci_regs_lpm[] = {
	[CAP_CAPLENGTH]		= 0x000UL,
	[CAP_HCCPARAMS]		= 0x008UL,
	[CAP_DCCPARAMS]		= 0x024UL,
	[CAP_TESTMODE]		= 0x0FCUL,
	[OP_USBCMD]		= 0x000UL,
	[OP_USBSTS]		= 0x004UL,
	[OP_USBINTR]		= 0x008UL,
	[OP_DEVICEADDR]		= 0x014UL,
	[OP_ENDPTLISTADDR]	= 0x018UL,
	[OP_PORTSC]		= 0x044UL,
	[OP_DEVLC]		= 0x084UL,
112
	[OP_OTGSC]		= 0x0C4UL,
113 114 115 116 117 118 119 120 121
	[OP_USBMODE]		= 0x0C8UL,
	[OP_ENDPTSETUPSTAT]	= 0x0D8UL,
	[OP_ENDPTPRIME]		= 0x0DCUL,
	[OP_ENDPTFLUSH]		= 0x0E0UL,
	[OP_ENDPTSTAT]		= 0x0E4UL,
	[OP_ENDPTCOMPLETE]	= 0x0E8UL,
	[OP_ENDPTCTRL]		= 0x0ECUL,
};

122
static int hw_alloc_regmap(struct ci_hdrc *ci, bool is_lpm)
123 124 125
{
	int i;

126
	kfree(ci->hw_bank.regmap);
127

128 129 130
	ci->hw_bank.regmap = kzalloc((OP_LAST + 1) * sizeof(void *),
				     GFP_KERNEL);
	if (!ci->hw_bank.regmap)
131 132 133
		return -ENOMEM;

	for (i = 0; i < OP_ENDPTCTRL; i++)
134 135
		ci->hw_bank.regmap[i] =
			(i <= CAP_LAST ? ci->hw_bank.cap : ci->hw_bank.op) +
136 137 138
			(is_lpm ? ci_regs_lpm[i] : ci_regs_nolpm[i]);

	for (; i <= OP_LAST; i++)
139
		ci->hw_bank.regmap[i] = ci->hw_bank.op +
140 141 142 143 144 145 146 147 148 149 150 151 152 153
			4 * (i - OP_ENDPTCTRL) +
			(is_lpm
			 ? ci_regs_lpm[OP_ENDPTCTRL]
			 : ci_regs_nolpm[OP_ENDPTCTRL]);

	return 0;
}

/**
 * hw_port_test_set: writes port test mode (execute without interruption)
 * @mode: new value
 *
 * This function returns an error code
 */
154
int hw_port_test_set(struct ci_hdrc *ci, u8 mode)
155 156 157 158 159 160
{
	const u8 TEST_MODE_MAX = 7;

	if (mode > TEST_MODE_MAX)
		return -EINVAL;

161
	hw_write(ci, OP_PORTSC, PORTSC_PTC, mode << __ffs(PORTSC_PTC));
162 163 164 165 166 167 168 169
	return 0;
}

/**
 * hw_port_test_get: reads port test mode value
 *
 * This function returns port test mode value
 */
170
u8 hw_port_test_get(struct ci_hdrc *ci)
171
{
172
	return hw_read(ci, OP_PORTSC, PORTSC_PTC) >> __ffs(PORTSC_PTC);
173 174
}

175
static int hw_device_init(struct ci_hdrc *ci, void __iomem *base)
176 177 178 179
{
	u32 reg;

	/* bank is a module variable */
180
	ci->hw_bank.abs = base;
181

182
	ci->hw_bank.cap = ci->hw_bank.abs;
183
	ci->hw_bank.cap += ci->platdata->capoffset;
184
	ci->hw_bank.op = ci->hw_bank.cap + (ioread32(ci->hw_bank.cap) & 0xff);
185

186 187
	hw_alloc_regmap(ci, false);
	reg = hw_read(ci, CAP_HCCPARAMS, HCCPARAMS_LEN) >>
188
		__ffs(HCCPARAMS_LEN);
189 190 191 192 193
	ci->hw_bank.lpm  = reg;
	hw_alloc_regmap(ci, !!reg);
	ci->hw_bank.size = ci->hw_bank.op - ci->hw_bank.abs;
	ci->hw_bank.size += OP_LAST;
	ci->hw_bank.size /= sizeof(u32);
194

195
	reg = hw_read(ci, CAP_DCCPARAMS, DCCPARAMS_DEN) >>
196
		__ffs(DCCPARAMS_DEN);
197
	ci->hw_ep_max = reg * 2;   /* cache hw ENDPT_MAX */
198

199
	if (ci->hw_ep_max > ENDPT_MAX)
200 201
		return -ENODEV;

202 203 204 205 206 207
	/* Disable all interrupts bits */
	hw_write(ci, OP_USBINTR, 0xffffffff, 0);

	/* Clear all interrupts status bits*/
	hw_write(ci, OP_USBSTS, 0xffffffff, 0xffffffff);

208 209
	dev_dbg(ci->dev, "ChipIdea HDRC found, lpm: %d; cap: %p op: %p\n",
		ci->hw_bank.lpm, ci->hw_bank.cap, ci->hw_bank.op);
210 211 212 213 214 215 216 217 218 219

	/* setup lock mode ? */

	/* ENDPTSETUPSTAT is '0' by default */

	/* HCSPARAMS.bf.ppc SHOULD BE zero for device */

	return 0;
}

220
static void hw_phymode_configure(struct ci_hdrc *ci)
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
{
	u32 portsc, lpm, sts;

	switch (ci->platdata->phy_mode) {
	case USBPHY_INTERFACE_MODE_UTMI:
		portsc = PORTSC_PTS(PTS_UTMI);
		lpm = DEVLC_PTS(PTS_UTMI);
		break;
	case USBPHY_INTERFACE_MODE_UTMIW:
		portsc = PORTSC_PTS(PTS_UTMI) | PORTSC_PTW;
		lpm = DEVLC_PTS(PTS_UTMI) | DEVLC_PTW;
		break;
	case USBPHY_INTERFACE_MODE_ULPI:
		portsc = PORTSC_PTS(PTS_ULPI);
		lpm = DEVLC_PTS(PTS_ULPI);
		break;
	case USBPHY_INTERFACE_MODE_SERIAL:
		portsc = PORTSC_PTS(PTS_SERIAL);
		lpm = DEVLC_PTS(PTS_SERIAL);
		sts = 1;
		break;
	case USBPHY_INTERFACE_MODE_HSIC:
		portsc = PORTSC_PTS(PTS_HSIC);
		lpm = DEVLC_PTS(PTS_HSIC);
		break;
	default:
		return;
	}

	if (ci->hw_bank.lpm) {
		hw_write(ci, OP_DEVLC, DEVLC_PTS(7) | DEVLC_PTW, lpm);
		hw_write(ci, OP_DEVLC, DEVLC_STS, sts);
	} else {
		hw_write(ci, OP_PORTSC, PORTSC_PTS(7) | PORTSC_PTW, portsc);
		hw_write(ci, OP_PORTSC, PORTSC_STS, sts);
	}
}

259 260 261 262 263 264
/**
 * hw_device_reset: resets chip (execute without interruption)
 * @ci: the controller
  *
 * This function returns an error code
 */
265
int hw_device_reset(struct ci_hdrc *ci, u32 mode)
266 267 268 269 270 271 272 273 274
{
	/* should flush & stop before reset */
	hw_write(ci, OP_ENDPTFLUSH, ~0, ~0);
	hw_write(ci, OP_USBCMD, USBCMD_RS, 0);

	hw_write(ci, OP_USBCMD, USBCMD_RST, USBCMD_RST);
	while (hw_read(ci, OP_USBCMD, USBCMD_RST))
		udelay(10);		/* not RTOS friendly */

275 276
	if (ci->platdata->notify_event)
		ci->platdata->notify_event(ci,
277
			CI_HDRC_CONTROLLER_RESET_EVENT);
278

279
	if (ci->platdata->flags & CI_HDRC_DISABLE_STREAMING)
280
		hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS, USBMODE_CI_SDIS);
281 282 283

	/* USBMODE should be configured step by step */
	hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_IDLE);
284
	hw_write(ci, OP_USBMODE, USBMODE_CM, mode);
285 286 287
	/* HW >= 2.3 */
	hw_write(ci, OP_USBMODE, USBMODE_SLOM, USBMODE_SLOM);

288 289
	if (hw_read(ci, OP_USBMODE, USBMODE_CM) != mode) {
		pr_err("cannot enter in %s mode", ci_role(ci)->name);
290 291 292 293 294 295 296
		pr_err("lpm = %i", ci->hw_bank.lpm);
		return -ENODEV;
	}

	return 0;
}

297 298 299 300
/**
 * ci_otg_role - pick role based on ID pin state
 * @ci: the controller
 */
301
static enum ci_role ci_otg_role(struct ci_hdrc *ci)
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
{
	u32 sts = hw_read(ci, OP_OTGSC, ~0);
	enum ci_role role = sts & OTGSC_ID
		? CI_ROLE_GADGET
		: CI_ROLE_HOST;

	return role;
}

/**
 * ci_role_work - perform role changing based on ID pin
 * @work: work struct
 */
static void ci_role_work(struct work_struct *work)
{
317
	struct ci_hdrc *ci = container_of(work, struct ci_hdrc, work);
318 319 320 321 322 323 324 325 326
	enum ci_role role = ci_otg_role(ci);

	if (role != ci->role) {
		dev_dbg(ci->dev, "switching from %s to %s\n",
			ci_role(ci)->name, ci->roles[role]->name);

		ci_role_stop(ci);
		ci_role_start(ci, role);
	}
327 328

	enable_irq(ci->irq);
329 330 331 332
}

static irqreturn_t ci_irq(int irq, void *data)
{
333
	struct ci_hdrc *ci = data;
334
	irqreturn_t ret = IRQ_NONE;
335
	u32 otgsc = 0;
336

337 338
	if (ci->is_otg)
		otgsc = hw_read(ci, OP_OTGSC, ~0);
339

340 341 342 343 344 345 346 347
	if (ci->role != CI_ROLE_END)
		ret = ci_role(ci)->irq(ci);

	if (ci->is_otg && (otgsc & OTGSC_IDIS)) {
		hw_write(ci, OP_OTGSC, OTGSC_IDIS, OTGSC_IDIS);
		disable_irq_nosync(ci->irq);
		queue_work(ci->wq, &ci->work);
		ret = IRQ_HANDLED;
348 349
	}

350
	return ret;
351 352
}

353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
static int ci_get_platdata(struct device *dev,
		struct ci_hdrc_platform_data *platdata)
{
	/* Get the vbus regulator */
	platdata->reg_vbus = devm_regulator_get(dev, "vbus");
	if (PTR_ERR(platdata->reg_vbus) == -EPROBE_DEFER) {
		return -EPROBE_DEFER;
	} else if (PTR_ERR(platdata->reg_vbus) == -ENODEV) {
		platdata->reg_vbus = NULL; /* no vbus regualator is needed */
	} else if (IS_ERR(platdata->reg_vbus)) {
		dev_err(dev, "Getting regulator error: %ld\n",
			PTR_ERR(platdata->reg_vbus));
		return PTR_ERR(platdata->reg_vbus);
	}

	return 0;
}

371 372
static DEFINE_IDA(ci_ida);

373
struct platform_device *ci_hdrc_add_device(struct device *dev,
374
			struct resource *res, int nres,
375
			struct ci_hdrc_platform_data *platdata)
376 377
{
	struct platform_device *pdev;
378
	int id, ret;
379

380 381 382 383
	ret = ci_get_platdata(dev, platdata);
	if (ret)
		return ERR_PTR(ret);

384 385 386 387 388 389 390 391 392
	id = ida_simple_get(&ci_ida, 0, 0, GFP_KERNEL);
	if (id < 0)
		return ERR_PTR(id);

	pdev = platform_device_alloc("ci_hdrc", id);
	if (!pdev) {
		ret = -ENOMEM;
		goto put_id;
	}
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414

	pdev->dev.parent = dev;
	pdev->dev.dma_mask = dev->dma_mask;
	pdev->dev.dma_parms = dev->dma_parms;
	dma_set_coherent_mask(&pdev->dev, dev->coherent_dma_mask);

	ret = platform_device_add_resources(pdev, res, nres);
	if (ret)
		goto err;

	ret = platform_device_add_data(pdev, platdata, sizeof(*platdata));
	if (ret)
		goto err;

	ret = platform_device_add(pdev);
	if (ret)
		goto err;

	return pdev;

err:
	platform_device_put(pdev);
415 416
put_id:
	ida_simple_remove(&ci_ida, id);
417 418
	return ERR_PTR(ret);
}
419
EXPORT_SYMBOL_GPL(ci_hdrc_add_device);
420

421
void ci_hdrc_remove_device(struct platform_device *pdev)
422
{
423
	int id = pdev->id;
424
	platform_device_unregister(pdev);
425
	ida_simple_remove(&ci_ida, id);
426
}
427
EXPORT_SYMBOL_GPL(ci_hdrc_remove_device);
428

429 430 431 432 433 434
static inline void ci_role_destroy(struct ci_hdrc *ci)
{
	ci_hdrc_gadget_destroy(ci);
	ci_hdrc_host_destroy(ci);
}

435 436 437 438 439 440 441 442
static void ci_get_otg_capable(struct ci_hdrc *ci)
{
	if (ci->platdata->flags & CI_HDRC_DUAL_ROLE_NOT_OTG)
		ci->is_otg = false;
	else
		ci->is_otg = (hw_read(ci, CAP_DCCPARAMS,
				DCCPARAMS_DC | DCCPARAMS_HC)
					== (DCCPARAMS_DC | DCCPARAMS_HC));
443
	if (ci->is_otg) {
444
		dev_dbg(ci->dev, "It is OTG capable controller\n");
445 446 447
		ci_disable_otg_interrupt(ci, OTGSC_INT_EN_BITS);
		ci_clear_otg_interrupt(ci, OTGSC_INT_STATUS_BITS);
	}
448 449
}

B
Bill Pemberton 已提交
450
static int ci_hdrc_probe(struct platform_device *pdev)
451 452
{
	struct device	*dev = &pdev->dev;
453
	struct ci_hdrc	*ci;
454 455 456
	struct resource	*res;
	void __iomem	*base;
	int		ret;
457
	enum usb_dr_mode dr_mode;
458
	struct device_node *of_node = dev->of_node ?: dev->parent->of_node;
459

460
	if (!dev->platform_data) {
461 462 463 464 465
		dev_err(dev, "platform data missing\n");
		return -ENODEV;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
466 467 468
	base = devm_ioremap_resource(dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
469

470 471 472 473 474 475 476
	ci = devm_kzalloc(dev, sizeof(*ci), GFP_KERNEL);
	if (!ci) {
		dev_err(dev, "can't allocate device\n");
		return -ENOMEM;
	}

	ci->dev = dev;
477
	ci->platdata = dev->platform_data;
478 479 480 481
	if (ci->platdata->phy)
		ci->transceiver = ci->platdata->phy;
	else
		ci->global_phy = true;
482 483 484 485 486 487

	ret = hw_device_init(ci, base);
	if (ret < 0) {
		dev_err(dev, "can't initialize hardware\n");
		return -ENODEV;
	}
488

489 490
	ci->hw_bank.phys = res->start;

491 492
	ci->irq = platform_get_irq(pdev, 0);
	if (ci->irq < 0) {
493
		dev_err(dev, "missing IRQ\n");
494 495 496 497 498 499 500 501 502 503
		return -ENODEV;
	}

	INIT_WORK(&ci->work, ci_role_work);
	ci->wq = create_singlethread_workqueue("ci_otg");
	if (!ci->wq) {
		dev_err(dev, "can't create workqueue\n");
		return -ENODEV;
	}

504 505
	ci_get_otg_capable(ci);

506
	if (!ci->platdata->phy_mode)
507
		ci->platdata->phy_mode = of_usb_get_phy_mode(of_node);
508

509 510
	hw_phymode_configure(ci);

511
	if (!ci->platdata->dr_mode)
512
		ci->platdata->dr_mode = of_usb_get_dr_mode(of_node);
513 514 515 516 517

	if (ci->platdata->dr_mode == USB_DR_MODE_UNKNOWN)
		ci->platdata->dr_mode = USB_DR_MODE_OTG;

	dr_mode = ci->platdata->dr_mode;
518
	/* initialize role(s) before the interrupt is requested */
519 520 521 522 523
	if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_HOST) {
		ret = ci_hdrc_host_init(ci);
		if (ret)
			dev_info(dev, "doesn't support host\n");
	}
524

525 526 527 528 529
	if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_PERIPHERAL) {
		ret = ci_hdrc_gadget_init(ci);
		if (ret)
			dev_info(dev, "doesn't support gadget\n");
	}
530 531 532 533 534 535 536 537

	if (!ci->roles[CI_ROLE_HOST] && !ci->roles[CI_ROLE_GADGET]) {
		dev_err(dev, "no supported roles\n");
		ret = -ENODEV;
		goto rm_wq;
	}

	if (ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET]) {
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553
		if (ci->is_otg) {
			/*
			 * ID pin needs 1ms debouce time,
			 * we delay 2ms for safe.
			 */
			mdelay(2);
			ci->role = ci_otg_role(ci);
			ci_hdrc_otg_init(ci);
		} else {
			/*
			 * If the controller is not OTG capable, but support
			 * role switch, the defalt role is gadget, and the
			 * user can switch it through debugfs.
			 */
			ci->role = CI_ROLE_GADGET;
		}
554 555 556 557 558 559 560 561 562 563
	} else {
		ci->role = ci->roles[CI_ROLE_HOST]
			? CI_ROLE_HOST
			: CI_ROLE_GADGET;
	}

	ret = ci_role_start(ci, ci->role);
	if (ret) {
		dev_err(dev, "can't start %s role\n", ci_role(ci)->name);
		goto rm_wq;
564 565
	}

566
	platform_set_drvdata(pdev, ci);
567
	ret = request_irq(ci->irq, ci_irq, IRQF_SHARED, ci->platdata->name,
568 569 570
			  ci);
	if (ret)
		goto stop;
571

572 573 574
	ret = dbg_create_files(ci);
	if (!ret)
		return 0;
575

576
	free_irq(ci->irq, ci);
577
stop:
578
	ci_role_destroy(ci);
579 580 581
rm_wq:
	flush_workqueue(ci->wq);
	destroy_workqueue(ci->wq);
582 583 584 585

	return ret;
}

B
Bill Pemberton 已提交
586
static int ci_hdrc_remove(struct platform_device *pdev)
587
{
588
	struct ci_hdrc *ci = platform_get_drvdata(pdev);
589

590
	dbg_remove_files(ci);
591 592 593
	flush_workqueue(ci->wq);
	destroy_workqueue(ci->wq);
	free_irq(ci->irq, ci);
594
	ci_role_destroy(ci);
595 596 597 598

	return 0;
}

599 600
static struct platform_driver ci_hdrc_driver = {
	.probe	= ci_hdrc_probe,
B
Bill Pemberton 已提交
601
	.remove	= ci_hdrc_remove,
602
	.driver	= {
603
		.name	= "ci_hdrc",
604 605 606
	},
};

607
module_platform_driver(ci_hdrc_driver);
608

609
MODULE_ALIAS("platform:ci_hdrc");
610 611
MODULE_LICENSE("GPL v2");
MODULE_AUTHOR("David Lopo <dlopo@chipidea.mips.com>");
612
MODULE_DESCRIPTION("ChipIdea HDRC Driver");