vfphw.S 6.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
/*
 *  linux/arch/arm/vfp/vfphw.S
 *
 *  Copyright (C) 2004 ARM Limited.
 *  Written by Deep Blue Solutions Limited.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This code is called from the kernel's undefined instruction trap.
 * r9 holds the return address for successful handling.
 * lr holds the return address for unrecognised instructions.
 * r10 points at the start of the private FP workspace in the thread structure
 * sp points to a struct pt_regs (as defined in include/asm/proc/ptrace.h)
 */
#include <asm/thread_info.h>
#include <asm/vfpmacros.h>
#include "../kernel/entry-header.S"

	.macro	DBGSTR, str
#ifdef DEBUG
	stmfd	sp!, {r0-r3, ip, lr}
	add	r0, pc, #4
	bl	printk
	b	1f
	.asciz  "<7>VFP: \str\n"
	.balign 4
1:	ldmfd	sp!, {r0-r3, ip, lr}
#endif
	.endm

	.macro  DBGSTR1, str, arg
#ifdef DEBUG
	stmfd	sp!, {r0-r3, ip, lr}
	mov	r1, \arg
	add	r0, pc, #4
	bl	printk
	b	1f
	.asciz  "<7>VFP: \str\n"
	.balign 4
1:	ldmfd	sp!, {r0-r3, ip, lr}
#endif
	.endm

	.macro  DBGSTR3, str, arg1, arg2, arg3
#ifdef DEBUG
	stmfd	sp!, {r0-r3, ip, lr}
	mov	r3, \arg3
	mov	r2, \arg2
	mov	r1, \arg1
	add	r0, pc, #4
	bl	printk
	b	1f
	.asciz  "<7>VFP: \str\n"
	.balign 4
1:	ldmfd	sp!, {r0-r3, ip, lr}
#endif
	.endm


@ VFP hardware support entry point.
@
@  r0  = faulted instruction
@  r2  = faulted PC+4
@  r9  = successful return
@  r10 = vfp_state union
68
@  r11 = CPU number
L
Linus Torvalds 已提交
69 70
@  lr  = failure return

71
ENTRY(vfp_support_entry)
L
Linus Torvalds 已提交
72 73 74 75
	DBGSTR3	"instr %08x pc %08x state %p", r0, r2, r10

	VFPFMRX	r1, FPEXC		@ Is the VFP enabled?
	DBGSTR1	"fpexc %08x", r1
76
	tst	r1, #FPEXC_EN
L
Linus Torvalds 已提交
77 78 79 80
	bne	look_for_VFP_exceptions	@ VFP is already enabled

	DBGSTR1 "enable %x", r10
	ldr	r3, last_VFP_context_address
81
	orr	r1, r1, #FPEXC_EN	@ user FPEXC has the enable bit set
82
	ldr	r4, [r3, r11, lsl #2]	@ last_VFP_context pointer
83
	bic	r5, r1, #FPEXC_EX	@ make sure exceptions are disabled
L
Linus Torvalds 已提交
84 85 86 87 88 89 90 91 92 93
	cmp	r4, r10
	beq	check_for_exception	@ we are returning to the same
					@ process, so the registers are
					@ still there.  In this case, we do
					@ not want to drop a pending exception.

	VFPFMXR	FPEXC, r5		@ enable VFP, disable any pending
					@ exceptions, so we can get at the
					@ rest of it

94
#ifndef CONFIG_SMP
L
Linus Torvalds 已提交
95
	@ Save out the current registers to the old thread state
96
	@ No need for SMP since this is not done lazily
L
Linus Torvalds 已提交
97 98 99 100

	DBGSTR1	"save old state %p", r4
	cmp	r4, #0
	beq	no_old_VFP_process
101
	VFPFSTMIA r4, r5		@ save the working registers
L
Linus Torvalds 已提交
102
	VFPFMRX	r5, FPSCR		@ current status
103 104 105 106
	tst	r1, #FPEXC_EX		@ is there additional state to save?
	VFPFMRX	r6, FPINST, NE		@ FPINST (only if FPEXC.EX is set)
	tstne	r1, #FPEXC_FP2V		@ is there an FPINST2 to read?
	VFPFMRX	r8, FPINST2, NE		@ FPINST2 if needed (and present)
L
Linus Torvalds 已提交
107 108 109
	stmia	r4, {r1, r5, r6, r8}	@ save FPEXC, FPSCR, FPINST, FPINST2
					@ and point r4 at the word at the
					@ start of the register dump
110
#endif
L
Linus Torvalds 已提交
111 112 113

no_old_VFP_process:
	DBGSTR1	"load state %p", r10
114
	str	r10, [r3, r11, lsl #2]	@ update the last_VFP_context pointer
L
Linus Torvalds 已提交
115
					@ Load the saved state back into the VFP
116
	VFPFLDMIA r10, r5		@ reload the working registers while
L
Linus Torvalds 已提交
117
					@ FPEXC is in a safe state
118
	ldmia	r10, {r1, r5, r6, r8}	@ load FPEXC, FPSCR, FPINST, FPINST2
119 120 121 122
	tst	r1, #FPEXC_EX		@ is there additional state to restore?
	VFPFMXR	FPINST, r6, NE		@ restore FPINST (only if FPEXC.EX is set)
	tstne	r1, #FPEXC_FP2V		@ is there an FPINST2 to write?
	VFPFMXR	FPINST2, r8, NE		@ FPINST2 if needed (and present)
L
Linus Torvalds 已提交
123 124 125
	VFPFMXR	FPSCR, r5		@ restore status

check_for_exception:
126
	tst	r1, #FPEXC_EX
L
Linus Torvalds 已提交
127 128 129 130 131 132 133 134 135 136 137
	bne	process_exception	@ might as well handle the pending
					@ exception before retrying branch
					@ out before setting an FPEXC that
					@ stops us reading stuff
	VFPFMXR	FPEXC, r1		@ restore FPEXC last
	sub	r2, r2, #4
	str	r2, [sp, #S_PC]		@ retry the instruction
	mov	pc, r9			@ we think we have handled things


look_for_VFP_exceptions:
138 139
	@ Check for synchronous or asynchronous exception
	tst	r1, #FPEXC_EX | FPEXC_DEX
L
Linus Torvalds 已提交
140
	bne	process_exception
141 142 143
	@ On some implementations of the VFP subarch 1, setting FPSCR.IXE
	@ causes all the CDP instructions to be bounced synchronously without
	@ setting the FPEXC.EX bit
L
Linus Torvalds 已提交
144
	VFPFMRX	r5, FPSCR
145
	tst	r5, #FPSCR_IXE
L
Linus Torvalds 已提交
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
	bne	process_exception

	@ Fall into hand on to next handler - appropriate coproc instr
	@ not recognised by VFP

	DBGSTR	"not VFP"
	mov	pc, lr

process_exception:
	DBGSTR	"bounce"
	mov	r2, sp			@ nothing stacked - regdump is at TOS
	mov	lr, r9			@ setup for a return to the user code.

	@ Now call the C code to package up the bounce to the support code
	@   r0 holds the trigger instruction
	@   r1 holds the FPEXC value
	@   r2 pointer to register dump
163
	b	VFP_bounce		@ we have handled this - the support
L
Linus Torvalds 已提交
164 165 166
					@ code will raise an exception if
					@ required. If not, the user code will
					@ retry the faulted instruction
167
ENDPROC(vfp_support_entry)
L
Linus Torvalds 已提交
168

169
#ifdef CONFIG_SMP
170
ENTRY(vfp_save_state)
171 172 173 174
	@ Save the current VFP state
	@ r0 - save location
	@ r1 - FPEXC
	DBGSTR1	"save VFP state %p", r0
175
	VFPFSTMIA r0, r2		@ save the working registers
176
	VFPFMRX	r2, FPSCR		@ current status
177 178 179 180
	tst	r1, #FPEXC_EX		@ is there additional state to save?
	VFPFMRX	r3, FPINST, NE		@ FPINST (only if FPEXC.EX is set)
	tstne	r1, #FPEXC_FP2V		@ is there an FPINST2 to read?
	VFPFMRX	r12, FPINST2, NE	@ FPINST2 if needed (and present)
181 182
	stmia	r0, {r1, r2, r3, r12}	@ save FPEXC, FPSCR, FPINST, FPINST2
	mov	pc, lr
183
ENDPROC(vfp_save_state)
184 185
#endif

L
Linus Torvalds 已提交
186 187 188
last_VFP_context_address:
	.word	last_VFP_context

189
ENTRY(vfp_get_float)
L
Linus Torvalds 已提交
190 191 192 193 194 195 196 197
	add	pc, pc, r0, lsl #3
	mov	r0, r0
	.irp	dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
	mrc	p10, 0, r0, c\dr, c0, 0	@ fmrs	r0, s0
	mov	pc, lr
	mrc	p10, 0, r0, c\dr, c0, 4	@ fmrs	r0, s1
	mov	pc, lr
	.endr
198
ENDPROC(vfp_get_float)
L
Linus Torvalds 已提交
199

200
ENTRY(vfp_put_float)
201
	add	pc, pc, r1, lsl #3
L
Linus Torvalds 已提交
202 203
	mov	r0, r0
	.irp	dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
204
	mcr	p10, 0, r0, c\dr, c0, 0	@ fmsr	r0, s0
L
Linus Torvalds 已提交
205
	mov	pc, lr
206
	mcr	p10, 0, r0, c\dr, c0, 4	@ fmsr	r0, s1
L
Linus Torvalds 已提交
207 208
	mov	pc, lr
	.endr
209
ENDPROC(vfp_put_float)
L
Linus Torvalds 已提交
210

211
ENTRY(vfp_get_double)
L
Linus Torvalds 已提交
212 213 214
	add	pc, pc, r0, lsl #3
	mov	r0, r0
	.irp	dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
215
	fmrrd	r0, r1, d\dr
L
Linus Torvalds 已提交
216 217
	mov	pc, lr
	.endr
218 219 220 221 222 223 224
#ifdef CONFIG_VFPv3
	@ d16 - d31 registers
	.irp	dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
	mrrc	p11, 3, r0, r1, c\dr	@ fmrrd	r0, r1, d\dr
	mov	pc, lr
	.endr
#endif
L
Linus Torvalds 已提交
225

226
	@ virtual register 16 (or 32 if VFPv3) for compare with zero
L
Linus Torvalds 已提交
227 228 229
	mov	r0, #0
	mov	r1, #0
	mov	pc, lr
230
ENDPROC(vfp_get_double)
L
Linus Torvalds 已提交
231

232
ENTRY(vfp_put_double)
233
	add	pc, pc, r2, lsl #3
L
Linus Torvalds 已提交
234 235
	mov	r0, r0
	.irp	dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
236
	fmdrr	d\dr, r0, r1
L
Linus Torvalds 已提交
237 238
	mov	pc, lr
	.endr
239 240 241 242 243 244 245
#ifdef CONFIG_VFPv3
	@ d16 - d31 registers
	.irp	dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
	mcrr	p11, 3, r1, r2, c\dr	@ fmdrr	r1, r2, d\dr
	mov	pc, lr
	.endr
#endif
246
ENDPROC(vfp_put_double)