clock.c 29.6 KB
Newer Older
K
Kukjin Kim 已提交
1
/* linux/arch/arm/mach-exynos4/clock.c
2
 *
K
Kukjin Kim 已提交
3 4
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
5
 *
K
Kukjin Kim 已提交
6
 * EXYNOS4 - Clock support
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/kernel.h>
#include <linux/err.h>
#include <linux/io.h>

#include <plat/cpu-freq.h>
#include <plat/clock.h>
#include <plat/cpu.h>
#include <plat/pll.h>
#include <plat/s5p-clock.h>
#include <plat/clock-clksrc.h>

#include <mach/map.h>
#include <mach/regs-clock.h>
26
#include <mach/sysmmu.h>
27 28 29 30 31 32

static struct clk clk_sclk_hdmi27m = {
	.name		= "sclk_hdmi27m",
	.rate		= 27000000,
};

33 34 35 36 37 38 39 40 41 42 43 44 45
static struct clk clk_sclk_hdmiphy = {
	.name		= "sclk_hdmiphy",
};

static struct clk clk_sclk_usbphy0 = {
	.name		= "sclk_usbphy0",
	.rate		= 27000000,
};

static struct clk clk_sclk_usbphy1 = {
	.name		= "sclk_usbphy1",
};

K
Kukjin Kim 已提交
46
static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
47 48 49 50
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
}

K
Kukjin Kim 已提交
51
static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
52 53 54 55
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
}

K
Kukjin Kim 已提交
56
static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
57 58 59 60
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
}

K
Kukjin Kim 已提交
61
static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
62 63 64 65
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
}

K
Kukjin Kim 已提交
66
static int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
67 68 69 70
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
}

K
Kukjin Kim 已提交
71
static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
72 73 74 75
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
}

K
Kukjin Kim 已提交
76
static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
77 78 79 80
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
}

81 82 83 84 85
static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
{
	return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
}

K
Kukjin Kim 已提交
86
static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
87 88 89 90
{
	return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
}

91 92 93 94 95
static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
{
	return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
}

K
Kukjin Kim 已提交
96
static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
97 98 99 100
{
	return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
}

K
Kukjin Kim 已提交
101
static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
102 103 104 105
{
	return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
}

K
Kukjin Kim 已提交
106
static int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
107 108 109 110
{
	return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
}

K
Kukjin Kim 已提交
111
static int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
112 113 114 115
{
	return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
}

K
Kukjin Kim 已提交
116
static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
117 118 119 120
{
	return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
}

K
Kukjin Kim 已提交
121
static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
122 123 124 125
{
	return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
}

126 127 128 129 130 131 132 133
/* Core list of CMU_CPU side */

static struct clksrc_clk clk_mout_apll = {
	.clk	= {
		.name		= "mout_apll",
	},
	.sources	= &clk_src_apll,
	.reg_src	= { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
134 135 136 137 138 139 140
};

static struct clksrc_clk clk_sclk_apll = {
	.clk	= {
		.name		= "sclk_apll",
		.parent		= &clk_mout_apll.clk,
	},
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
};

static struct clksrc_clk clk_mout_epll = {
	.clk	= {
		.name		= "mout_epll",
	},
	.sources	= &clk_src_epll,
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
};

static struct clksrc_clk clk_mout_mpll = {
	.clk = {
		.name		= "mout_mpll",
	},
	.sources	= &clk_src_mpll,
	.reg_src	= { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
};

static struct clk *clkset_moutcore_list[] = {
161
	[0] = &clk_mout_apll.clk,
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
	[1] = &clk_mout_mpll.clk,
};

static struct clksrc_sources clkset_moutcore = {
	.sources	= clkset_moutcore_list,
	.nr_sources	= ARRAY_SIZE(clkset_moutcore_list),
};

static struct clksrc_clk clk_moutcore = {
	.clk	= {
		.name		= "moutcore",
	},
	.sources	= &clkset_moutcore,
	.reg_src	= { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
};

static struct clksrc_clk clk_coreclk = {
	.clk	= {
		.name		= "core_clk",
		.parent		= &clk_moutcore.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
};

static struct clksrc_clk clk_armclk = {
	.clk	= {
		.name		= "armclk",
		.parent		= &clk_coreclk.clk,
	},
};

static struct clksrc_clk clk_aclk_corem0 = {
	.clk	= {
		.name		= "aclk_corem0",
		.parent		= &clk_coreclk.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
};

static struct clksrc_clk clk_aclk_cores = {
	.clk	= {
		.name		= "aclk_cores",
		.parent		= &clk_coreclk.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
};

static struct clksrc_clk clk_aclk_corem1 = {
	.clk	= {
		.name		= "aclk_corem1",
		.parent		= &clk_coreclk.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
};

static struct clksrc_clk clk_periphclk = {
	.clk	= {
		.name		= "periphclk",
		.parent		= &clk_coreclk.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
};

/* Core list of CMU_CORE side */

static struct clk *clkset_corebus_list[] = {
	[0] = &clk_mout_mpll.clk,
229
	[1] = &clk_sclk_apll.clk,
230 231 232 233 234 235 236 237 238 239 240 241
};

static struct clksrc_sources clkset_mout_corebus = {
	.sources	= clkset_corebus_list,
	.nr_sources	= ARRAY_SIZE(clkset_corebus_list),
};

static struct clksrc_clk clk_mout_corebus = {
	.clk	= {
		.name		= "mout_corebus",
	},
	.sources	= &clkset_mout_corebus,
242
	.reg_src	= { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
243 244 245 246 247 248 249
};

static struct clksrc_clk clk_sclk_dmc = {
	.clk	= {
		.name		= "sclk_dmc",
		.parent		= &clk_mout_corebus.clk,
	},
250
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
251 252 253 254 255 256 257
};

static struct clksrc_clk clk_aclk_cored = {
	.clk	= {
		.name		= "aclk_cored",
		.parent		= &clk_sclk_dmc.clk,
	},
258
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
259 260 261 262 263 264 265
};

static struct clksrc_clk clk_aclk_corep = {
	.clk	= {
		.name		= "aclk_corep",
		.parent		= &clk_aclk_cored.clk,
	},
266
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
267 268 269 270 271 272 273
};

static struct clksrc_clk clk_aclk_acp = {
	.clk	= {
		.name		= "aclk_acp",
		.parent		= &clk_mout_corebus.clk,
	},
274
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
275 276 277 278 279 280 281
};

static struct clksrc_clk clk_pclk_acp = {
	.clk	= {
		.name		= "pclk_acp",
		.parent		= &clk_aclk_acp.clk,
	},
282
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
283 284 285 286 287 288
};

/* Core list of CMU_TOP side */

static struct clk *clkset_aclk_top_list[] = {
	[0] = &clk_mout_mpll.clk,
289
	[1] = &clk_sclk_apll.clk,
290 291
};

292
static struct clksrc_sources clkset_aclk = {
293 294 295 296 297 298 299 300
	.sources	= clkset_aclk_top_list,
	.nr_sources	= ARRAY_SIZE(clkset_aclk_top_list),
};

static struct clksrc_clk clk_aclk_200 = {
	.clk	= {
		.name		= "aclk_200",
	},
301
	.sources	= &clkset_aclk,
302 303 304 305 306 307 308 309
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
	.reg_div	= { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
};

static struct clksrc_clk clk_aclk_100 = {
	.clk	= {
		.name		= "aclk_100",
	},
310
	.sources	= &clkset_aclk,
311 312 313 314 315 316 317 318
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
	.reg_div	= { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
};

static struct clksrc_clk clk_aclk_160 = {
	.clk	= {
		.name		= "aclk_160",
	},
319
	.sources	= &clkset_aclk,
320 321 322 323 324 325 326 327
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
	.reg_div	= { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
};

static struct clksrc_clk clk_aclk_133 = {
	.clk	= {
		.name		= "aclk_133",
	},
328
	.sources	= &clkset_aclk,
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
	.reg_div	= { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
};

static struct clk *clkset_vpllsrc_list[] = {
	[0] = &clk_fin_vpll,
	[1] = &clk_sclk_hdmi27m,
};

static struct clksrc_sources clkset_vpllsrc = {
	.sources	= clkset_vpllsrc_list,
	.nr_sources	= ARRAY_SIZE(clkset_vpllsrc_list),
};

static struct clksrc_clk clk_vpllsrc = {
	.clk	= {
		.name		= "vpll_src",
K
Kukjin Kim 已提交
346
		.enable		= exynos4_clksrc_mask_top_ctrl,
347
		.ctrlbit	= (1 << 0),
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
	},
	.sources	= &clkset_vpllsrc,
	.reg_src	= { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
};

static struct clk *clkset_sclk_vpll_list[] = {
	[0] = &clk_vpllsrc.clk,
	[1] = &clk_fout_vpll,
};

static struct clksrc_sources clkset_sclk_vpll = {
	.sources	= clkset_sclk_vpll_list,
	.nr_sources	= ARRAY_SIZE(clkset_sclk_vpll_list),
};

static struct clksrc_clk clk_sclk_vpll = {
	.clk	= {
		.name		= "sclk_vpll",
	},
	.sources	= &clkset_sclk_vpll,
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
};

371
static struct clk init_clocks_off[] = {
372 373 374
	{
		.name		= "timers",
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
375
		.enable		= exynos4_clk_ip_peril_ctrl,
376
		.ctrlbit	= (1<<24),
J
Jongpill Lee 已提交
377 378
	}, {
		.name		= "csis",
379
		.devname	= "s5p-mipi-csis.0",
K
Kukjin Kim 已提交
380
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
381 382 383
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "csis",
384
		.devname	= "s5p-mipi-csis.1",
K
Kukjin Kim 已提交
385
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
386 387 388
		.ctrlbit	= (1 << 5),
	}, {
		.name		= "fimc",
389
		.devname	= "exynos4-fimc.0",
K
Kukjin Kim 已提交
390
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
391 392 393
		.ctrlbit	= (1 << 0),
	}, {
		.name		= "fimc",
394
		.devname	= "exynos4-fimc.1",
K
Kukjin Kim 已提交
395
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
396 397 398
		.ctrlbit	= (1 << 1),
	}, {
		.name		= "fimc",
399
		.devname	= "exynos4-fimc.2",
K
Kukjin Kim 已提交
400
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
401 402 403
		.ctrlbit	= (1 << 2),
	}, {
		.name		= "fimc",
404
		.devname	= "exynos4-fimc.3",
K
Kukjin Kim 已提交
405
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
406 407 408
		.ctrlbit	= (1 << 3),
	}, {
		.name		= "fimd",
409
		.devname	= "exynos4-fb.0",
K
Kukjin Kim 已提交
410
		.enable		= exynos4_clk_ip_lcd0_ctrl,
J
Jongpill Lee 已提交
411 412 413
		.ctrlbit	= (1 << 0),
	}, {
		.name		= "fimd",
414
		.devname	= "exynos4-fb.1",
K
Kukjin Kim 已提交
415
		.enable		= exynos4_clk_ip_lcd1_ctrl,
J
Jongpill Lee 已提交
416
		.ctrlbit	= (1 << 0),
417 418 419 420 421
	}, {
		.name		= "sataphy",
		.parent		= &clk_aclk_133.clk,
		.enable		= exynos4_clk_ip_fsys_ctrl,
		.ctrlbit	= (1 << 3),
422 423
	}, {
		.name		= "hsmmc",
424
		.devname	= "s3c-sdhci.0",
425
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
426
		.enable		= exynos4_clk_ip_fsys_ctrl,
427 428 429
		.ctrlbit	= (1 << 5),
	}, {
		.name		= "hsmmc",
430
		.devname	= "s3c-sdhci.1",
431
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
432
		.enable		= exynos4_clk_ip_fsys_ctrl,
433 434 435
		.ctrlbit	= (1 << 6),
	}, {
		.name		= "hsmmc",
436
		.devname	= "s3c-sdhci.2",
437
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
438
		.enable		= exynos4_clk_ip_fsys_ctrl,
439 440 441
		.ctrlbit	= (1 << 7),
	}, {
		.name		= "hsmmc",
442
		.devname	= "s3c-sdhci.3",
443
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
444
		.enable		= exynos4_clk_ip_fsys_ctrl,
445 446
		.ctrlbit	= (1 << 8),
	}, {
447
		.name		= "dwmmc",
448
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
449
		.enable		= exynos4_clk_ip_fsys_ctrl,
450
		.ctrlbit	= (1 << 9),
J
Jongpill Lee 已提交
451 452
	}, {
		.name		= "sata",
453
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
454
		.enable		= exynos4_clk_ip_fsys_ctrl,
J
Jongpill Lee 已提交
455
		.ctrlbit	= (1 << 10),
J
Jassi Brar 已提交
456 457
	}, {
		.name		= "pdma",
458
		.devname	= "s3c-pl330.0",
K
Kukjin Kim 已提交
459
		.enable		= exynos4_clk_ip_fsys_ctrl,
J
Jassi Brar 已提交
460 461 462
		.ctrlbit	= (1 << 0),
	}, {
		.name		= "pdma",
463
		.devname	= "s3c-pl330.1",
K
Kukjin Kim 已提交
464
		.enable		= exynos4_clk_ip_fsys_ctrl,
J
Jassi Brar 已提交
465
		.ctrlbit	= (1 << 1),
J
Jongpill Lee 已提交
466 467
	}, {
		.name		= "adc",
K
Kukjin Kim 已提交
468
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
469
		.ctrlbit	= (1 << 15),
470 471 472 473
	}, {
		.name		= "keypad",
		.enable		= exynos4_clk_ip_perir_ctrl,
		.ctrlbit	= (1 << 16),
C
Changhwan Youn 已提交
474 475
	}, {
		.name		= "rtc",
K
Kukjin Kim 已提交
476
		.enable		= exynos4_clk_ip_perir_ctrl,
C
Changhwan Youn 已提交
477
		.ctrlbit	= (1 << 15),
J
Jongpill Lee 已提交
478 479
	}, {
		.name		= "watchdog",
480
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
481
		.enable		= exynos4_clk_ip_perir_ctrl,
J
Jongpill Lee 已提交
482 483 484
		.ctrlbit	= (1 << 14),
	}, {
		.name		= "usbhost",
K
Kukjin Kim 已提交
485
		.enable		= exynos4_clk_ip_fsys_ctrl ,
J
Jongpill Lee 已提交
486 487 488
		.ctrlbit	= (1 << 12),
	}, {
		.name		= "otg",
K
Kukjin Kim 已提交
489
		.enable		= exynos4_clk_ip_fsys_ctrl,
J
Jongpill Lee 已提交
490 491 492
		.ctrlbit	= (1 << 13),
	}, {
		.name		= "spi",
493
		.devname	= "s3c64xx-spi.0",
K
Kukjin Kim 已提交
494
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
495 496 497
		.ctrlbit	= (1 << 16),
	}, {
		.name		= "spi",
498
		.devname	= "s3c64xx-spi.1",
K
Kukjin Kim 已提交
499
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
500 501 502
		.ctrlbit	= (1 << 17),
	}, {
		.name		= "spi",
503
		.devname	= "s3c64xx-spi.2",
K
Kukjin Kim 已提交
504
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
505
		.ctrlbit	= (1 << 18),
J
Jassi Brar 已提交
506 507
	}, {
		.name		= "iis",
508
		.devname	= "samsung-i2s.0",
K
Kukjin Kim 已提交
509
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jassi Brar 已提交
510 511 512
		.ctrlbit	= (1 << 19),
	}, {
		.name		= "iis",
513
		.devname	= "samsung-i2s.1",
K
Kukjin Kim 已提交
514
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jassi Brar 已提交
515 516 517
		.ctrlbit	= (1 << 20),
	}, {
		.name		= "iis",
518
		.devname	= "samsung-i2s.2",
K
Kukjin Kim 已提交
519
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jassi Brar 已提交
520
		.ctrlbit	= (1 << 21),
J
Jassi Brar 已提交
521 522 523
	}, {
		.name		= "ac97",
		.id		= -1,
K
Kukjin Kim 已提交
524
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jassi Brar 已提交
525
		.ctrlbit	= (1 << 27),
J
Jongpill Lee 已提交
526 527
	}, {
		.name		= "fimg2d",
K
Kukjin Kim 已提交
528
		.enable		= exynos4_clk_ip_image_ctrl,
J
Jongpill Lee 已提交
529
		.ctrlbit	= (1 << 0),
530 531 532 533 534
	}, {
		.name		= "mfc",
		.devname	= "s5p-mfc",
		.enable		= exynos4_clk_ip_mfc_ctrl,
		.ctrlbit	= (1 << 0),
J
Jongpill Lee 已提交
535 536
	}, {
		.name		= "i2c",
537
		.devname	= "s3c2440-i2c.0",
J
Jongpill Lee 已提交
538
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
539
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
540 541 542
		.ctrlbit	= (1 << 6),
	}, {
		.name		= "i2c",
543
		.devname	= "s3c2440-i2c.1",
J
Jongpill Lee 已提交
544
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
545
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
546 547 548
		.ctrlbit	= (1 << 7),
	}, {
		.name		= "i2c",
549
		.devname	= "s3c2440-i2c.2",
J
Jongpill Lee 已提交
550
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
551
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
552 553 554
		.ctrlbit	= (1 << 8),
	}, {
		.name		= "i2c",
555
		.devname	= "s3c2440-i2c.3",
J
Jongpill Lee 已提交
556
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
557
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
558 559 560
		.ctrlbit	= (1 << 9),
	}, {
		.name		= "i2c",
561
		.devname	= "s3c2440-i2c.4",
J
Jongpill Lee 已提交
562
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
563
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
564 565 566
		.ctrlbit	= (1 << 10),
	}, {
		.name		= "i2c",
567
		.devname	= "s3c2440-i2c.5",
J
Jongpill Lee 已提交
568
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
569
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
570 571 572
		.ctrlbit	= (1 << 11),
	}, {
		.name		= "i2c",
573
		.devname	= "s3c2440-i2c.6",
J
Jongpill Lee 已提交
574
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
575
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
576 577 578
		.ctrlbit	= (1 << 12),
	}, {
		.name		= "i2c",
579
		.devname	= "s3c2440-i2c.7",
J
Jongpill Lee 已提交
580
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
581
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
582
		.ctrlbit	= (1 << 13),
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
	}, {
		.name		= "SYSMMU_MDMA",
		.enable		= exynos4_clk_ip_image_ctrl,
		.ctrlbit	= (1 << 5),
	}, {
		.name		= "SYSMMU_FIMC0",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 7),
	}, {
		.name		= "SYSMMU_FIMC1",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 8),
	}, {
		.name		= "SYSMMU_FIMC2",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 9),
	}, {
		.name		= "SYSMMU_FIMC3",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 10),
	}, {
		.name		= "SYSMMU_JPEG",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 11),
	}, {
		.name		= "SYSMMU_FIMD0",
		.enable		= exynos4_clk_ip_lcd0_ctrl,
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "SYSMMU_FIMD1",
		.enable		= exynos4_clk_ip_lcd1_ctrl,
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "SYSMMU_PCIe",
		.enable		= exynos4_clk_ip_fsys_ctrl,
		.ctrlbit	= (1 << 18),
	}, {
		.name		= "SYSMMU_G2D",
		.enable		= exynos4_clk_ip_image_ctrl,
		.ctrlbit	= (1 << 3),
	}, {
		.name		= "SYSMMU_ROTATOR",
		.enable		= exynos4_clk_ip_image_ctrl,
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "SYSMMU_TV",
		.enable		= exynos4_clk_ip_tv_ctrl,
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "SYSMMU_MFC_L",
		.enable		= exynos4_clk_ip_mfc_ctrl,
		.ctrlbit	= (1 << 1),
	}, {
		.name		= "SYSMMU_MFC_R",
		.enable		= exynos4_clk_ip_mfc_ctrl,
		.ctrlbit	= (1 << 2),
	}
640 641 642
};

static struct clk init_clocks[] = {
643 644
	{
		.name		= "uart",
645
		.devname	= "s5pv210-uart.0",
K
Kukjin Kim 已提交
646
		.enable		= exynos4_clk_ip_peril_ctrl,
647 648 649
		.ctrlbit	= (1 << 0),
	}, {
		.name		= "uart",
650
		.devname	= "s5pv210-uart.1",
K
Kukjin Kim 已提交
651
		.enable		= exynos4_clk_ip_peril_ctrl,
652 653 654
		.ctrlbit	= (1 << 1),
	}, {
		.name		= "uart",
655
		.devname	= "s5pv210-uart.2",
K
Kukjin Kim 已提交
656
		.enable		= exynos4_clk_ip_peril_ctrl,
657 658 659
		.ctrlbit	= (1 << 2),
	}, {
		.name		= "uart",
660
		.devname	= "s5pv210-uart.3",
K
Kukjin Kim 已提交
661
		.enable		= exynos4_clk_ip_peril_ctrl,
662 663 664
		.ctrlbit	= (1 << 3),
	}, {
		.name		= "uart",
665
		.devname	= "s5pv210-uart.4",
K
Kukjin Kim 已提交
666
		.enable		= exynos4_clk_ip_peril_ctrl,
667 668 669
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "uart",
670
		.devname	= "s5pv210-uart.5",
K
Kukjin Kim 已提交
671
		.enable		= exynos4_clk_ip_peril_ctrl,
672 673
		.ctrlbit	= (1 << 5),
	}
674 675 676 677 678 679
};

static struct clk *clkset_group_list[] = {
	[0] = &clk_ext_xtal_mux,
	[1] = &clk_xusbxti,
	[2] = &clk_sclk_hdmi27m,
680 681 682
	[3] = &clk_sclk_usbphy0,
	[4] = &clk_sclk_usbphy1,
	[5] = &clk_sclk_hdmiphy,
683 684 685 686 687 688 689 690 691 692
	[6] = &clk_mout_mpll.clk,
	[7] = &clk_mout_epll.clk,
	[8] = &clk_sclk_vpll.clk,
};

static struct clksrc_sources clkset_group = {
	.sources	= clkset_group_list,
	.nr_sources	= ARRAY_SIZE(clkset_group_list),
};

J
Jongpill Lee 已提交
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
static struct clk *clkset_mout_g2d0_list[] = {
	[0] = &clk_mout_mpll.clk,
	[1] = &clk_sclk_apll.clk,
};

static struct clksrc_sources clkset_mout_g2d0 = {
	.sources	= clkset_mout_g2d0_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_g2d0_list),
};

static struct clksrc_clk clk_mout_g2d0 = {
	.clk	= {
		.name		= "mout_g2d0",
	},
	.sources	= &clkset_mout_g2d0,
	.reg_src	= { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
};

static struct clk *clkset_mout_g2d1_list[] = {
	[0] = &clk_mout_epll.clk,
	[1] = &clk_sclk_vpll.clk,
};

static struct clksrc_sources clkset_mout_g2d1 = {
	.sources	= clkset_mout_g2d1_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_g2d1_list),
};

static struct clksrc_clk clk_mout_g2d1 = {
	.clk	= {
		.name		= "mout_g2d1",
	},
	.sources	= &clkset_mout_g2d1,
	.reg_src	= { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
};

static struct clk *clkset_mout_g2d_list[] = {
	[0] = &clk_mout_g2d0.clk,
	[1] = &clk_mout_g2d1.clk,
};

static struct clksrc_sources clkset_mout_g2d = {
	.sources	= clkset_mout_g2d_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_g2d_list),
};

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
static struct clk *clkset_mout_mfc0_list[] = {
	[0] = &clk_mout_mpll.clk,
	[1] = &clk_sclk_apll.clk,
};

static struct clksrc_sources clkset_mout_mfc0 = {
	.sources	= clkset_mout_mfc0_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_mfc0_list),
};

static struct clksrc_clk clk_mout_mfc0 = {
	.clk	= {
		.name		= "mout_mfc0",
	},
	.sources	= &clkset_mout_mfc0,
	.reg_src	= { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
};

static struct clk *clkset_mout_mfc1_list[] = {
	[0] = &clk_mout_epll.clk,
	[1] = &clk_sclk_vpll.clk,
};

static struct clksrc_sources clkset_mout_mfc1 = {
	.sources	= clkset_mout_mfc1_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_mfc1_list),
};

static struct clksrc_clk clk_mout_mfc1 = {
	.clk	= {
		.name		= "mout_mfc1",
	},
	.sources	= &clkset_mout_mfc1,
	.reg_src	= { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
};

static struct clk *clkset_mout_mfc_list[] = {
	[0] = &clk_mout_mfc0.clk,
	[1] = &clk_mout_mfc1.clk,
};

static struct clksrc_sources clkset_mout_mfc = {
	.sources	= clkset_mout_mfc_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_mfc_list),
};

785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
static struct clksrc_clk clk_dout_mmc0 = {
	.clk		= {
		.name		= "dout_mmc0",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
};

static struct clksrc_clk clk_dout_mmc1 = {
	.clk		= {
		.name		= "dout_mmc1",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
};

static struct clksrc_clk clk_dout_mmc2 = {
	.clk		= {
		.name		= "dout_mmc2",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
};

static struct clksrc_clk clk_dout_mmc3 = {
	.clk		= {
		.name		= "dout_mmc3",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
};

static struct clksrc_clk clk_dout_mmc4 = {
	.clk		= {
		.name		= "dout_mmc4",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
};

830 831 832 833
static struct clksrc_clk clksrcs[] = {
	{
		.clk	= {
			.name		= "uclk1",
834
			.devname	= "s5pv210-uart.0",
K
Kukjin Kim 已提交
835
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
836
			.ctrlbit	= (1 << 0),
837 838 839 840 841 842 843
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "uclk1",
844
			.devname	= "s5pv210-uart.1",
K
Kukjin Kim 已提交
845
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
846
			.ctrlbit	= (1 << 4),
847 848 849 850 851 852 853
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
	}, {
		.clk		= {
			.name		= "uclk1",
854
			.devname	= "s5pv210-uart.2",
K
Kukjin Kim 已提交
855
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
856
			.ctrlbit	= (1 << 8),
857 858 859 860 861 862 863
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
	}, {
		.clk		= {
			.name		= "uclk1",
864
			.devname	= "s5pv210-uart.3",
K
Kukjin Kim 已提交
865
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
866
			.ctrlbit	= (1 << 12),
867 868 869 870 871 872 873
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_pwm",
K
Kukjin Kim 已提交
874
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
875 876 877 878 879
			.ctrlbit	= (1 << 24),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
880 881 882
	}, {
		.clk		= {
			.name		= "sclk_csis",
883
			.devname	= "s5p-mipi-csis.0",
K
Kukjin Kim 已提交
884
			.enable		= exynos4_clksrc_mask_cam_ctrl,
885 886 887 888 889 890 891 892
			.ctrlbit	= (1 << 24),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_csis",
893
			.devname	= "s5p-mipi-csis.1",
K
Kukjin Kim 已提交
894
			.enable		= exynos4_clksrc_mask_cam_ctrl,
895 896 897 898 899 900 901 902
			.ctrlbit	= (1 << 28),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_cam",
903
			.devname	= "exynos4-fimc.0",
K
Kukjin Kim 已提交
904
			.enable		= exynos4_clksrc_mask_cam_ctrl,
905 906 907 908 909 910 911 912
			.ctrlbit	= (1 << 16),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_cam",
913
			.devname	= "exynos4-fimc.1",
K
Kukjin Kim 已提交
914
			.enable		= exynos4_clksrc_mask_cam_ctrl,
915 916 917 918 919 920 921 922
			.ctrlbit	= (1 << 20),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimc",
923
			.devname	= "exynos4-fimc.0",
K
Kukjin Kim 已提交
924
			.enable		= exynos4_clksrc_mask_cam_ctrl,
925 926 927 928 929 930 931 932
			.ctrlbit	= (1 << 0),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimc",
933
			.devname	= "exynos4-fimc.1",
K
Kukjin Kim 已提交
934
			.enable		= exynos4_clksrc_mask_cam_ctrl,
935 936 937 938 939 940 941 942
			.ctrlbit	= (1 << 4),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimc",
943
			.devname	= "exynos4-fimc.2",
K
Kukjin Kim 已提交
944
			.enable		= exynos4_clksrc_mask_cam_ctrl,
945 946 947 948 949 950 951 952
			.ctrlbit	= (1 << 8),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimc",
953
			.devname	= "exynos4-fimc.3",
K
Kukjin Kim 已提交
954
			.enable		= exynos4_clksrc_mask_cam_ctrl,
955 956 957 958 959 960 961 962
			.ctrlbit	= (1 << 12),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimd",
963
			.devname	= "exynos4-fb.0",
K
Kukjin Kim 已提交
964
			.enable		= exynos4_clksrc_mask_lcd0_ctrl,
965 966 967 968 969 970 971 972
			.ctrlbit	= (1 << 0),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimd",
973
			.devname	= "exynos4-fb.1",
K
Kukjin Kim 已提交
974
			.enable		= exynos4_clksrc_mask_lcd1_ctrl,
975 976 977 978 979 980 981 982
			.ctrlbit	= (1 << 0),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_sata",
K
Kukjin Kim 已提交
983
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
984 985 986 987 988 989 990 991
			.ctrlbit	= (1 << 24),
		},
		.sources = &clkset_mout_corebus,
		.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
		.reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_spi",
992
			.devname	= "s3c64xx-spi.0",
K
Kukjin Kim 已提交
993
			.enable		= exynos4_clksrc_mask_peril1_ctrl,
994 995 996 997 998 999 1000 1001
			.ctrlbit	= (1 << 16),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_spi",
1002
			.devname	= "s3c64xx-spi.1",
K
Kukjin Kim 已提交
1003
			.enable		= exynos4_clksrc_mask_peril1_ctrl,
1004 1005 1006 1007 1008 1009 1010 1011
			.ctrlbit	= (1 << 20),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_spi",
1012
			.devname	= "s3c64xx-spi.2",
K
Kukjin Kim 已提交
1013
			.enable		= exynos4_clksrc_mask_peril1_ctrl,
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
			.ctrlbit	= (1 << 24),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimg2d",
		},
		.sources = &clkset_mout_g2d,
		.reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
		.reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
1026 1027 1028 1029 1030 1031 1032 1033
	}, {
		.clk		= {
			.name		= "sclk_mfc",
			.devname	= "s5p-mfc",
		},
		.sources = &clkset_mout_mfc,
		.reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
		.reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
1034 1035 1036
	}, {
		.clk		= {
			.name		= "sclk_mmc",
1037
			.devname	= "s3c-sdhci.0",
1038
			.parent		= &clk_dout_mmc0.clk,
K
Kukjin Kim 已提交
1039
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1040 1041 1042 1043 1044 1045
			.ctrlbit	= (1 << 0),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
	}, {
		.clk		= {
			.name		= "sclk_mmc",
1046
			.devname	= "s3c-sdhci.1",
1047
			.parent         = &clk_dout_mmc1.clk,
K
Kukjin Kim 已提交
1048
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1049 1050 1051 1052 1053 1054
			.ctrlbit	= (1 << 4),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
	}, {
		.clk		= {
			.name		= "sclk_mmc",
1055
			.devname	= "s3c-sdhci.2",
1056
			.parent         = &clk_dout_mmc2.clk,
K
Kukjin Kim 已提交
1057
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1058 1059 1060 1061 1062 1063
			.ctrlbit	= (1 << 8),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
	}, {
		.clk		= {
			.name		= "sclk_mmc",
1064
			.devname	= "s3c-sdhci.3",
1065
			.parent         = &clk_dout_mmc3.clk,
K
Kukjin Kim 已提交
1066
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1067 1068 1069 1070 1071
			.ctrlbit	= (1 << 12),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
	}, {
		.clk		= {
1072
			.name		= "sclk_dwmmc",
1073
			.parent         = &clk_dout_mmc4.clk,
K
Kukjin Kim 已提交
1074
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1075 1076 1077 1078
			.ctrlbit	= (1 << 16),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
	}
1079 1080 1081 1082 1083
};

/* Clock initialization code */
static struct clksrc_clk *sysclks[] = {
	&clk_mout_apll,
1084
	&clk_sclk_apll,
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	&clk_mout_epll,
	&clk_mout_mpll,
	&clk_moutcore,
	&clk_coreclk,
	&clk_armclk,
	&clk_aclk_corem0,
	&clk_aclk_cores,
	&clk_aclk_corem1,
	&clk_periphclk,
	&clk_mout_corebus,
	&clk_sclk_dmc,
	&clk_aclk_cored,
	&clk_aclk_corep,
	&clk_aclk_acp,
	&clk_pclk_acp,
	&clk_vpllsrc,
	&clk_sclk_vpll,
	&clk_aclk_200,
	&clk_aclk_100,
	&clk_aclk_160,
	&clk_aclk_133,
1106 1107 1108 1109 1110
	&clk_dout_mmc0,
	&clk_dout_mmc1,
	&clk_dout_mmc2,
	&clk_dout_mmc3,
	&clk_dout_mmc4,
1111 1112
	&clk_mout_mfc0,
	&clk_mout_mfc1,
1113 1114
};

1115 1116
static int xtal_rate;

K
Kukjin Kim 已提交
1117
static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
1118 1119 1120 1121
{
	return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0), pll_4508);
}

K
Kukjin Kim 已提交
1122 1123
static struct clk_ops exynos4_fout_apll_ops = {
	.get_rate = exynos4_fout_apll_get_rate,
1124 1125
};

K
Kukjin Kim 已提交
1126
void __init_or_cpufreq exynos4_setup_clocks(void)
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
{
	struct clk *xtal_clk;
	unsigned long apll;
	unsigned long mpll;
	unsigned long epll;
	unsigned long vpll;
	unsigned long vpllsrc;
	unsigned long xtal;
	unsigned long armclk;
	unsigned long sclk_dmc;
1137 1138 1139 1140
	unsigned long aclk_200;
	unsigned long aclk_100;
	unsigned long aclk_160;
	unsigned long aclk_133;
1141 1142 1143 1144 1145 1146 1147 1148
	unsigned int ptr;

	printk(KERN_DEBUG "%s: registering clocks\n", __func__);

	xtal_clk = clk_get(NULL, "xtal");
	BUG_ON(IS_ERR(xtal_clk));

	xtal = clk_get_rate(xtal_clk);
1149 1150 1151

	xtal_rate = xtal;

1152 1153 1154 1155 1156 1157 1158
	clk_put(xtal_clk);

	printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);

	apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
	mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
	epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
1159
				__raw_readl(S5P_EPLL_CON1), pll_4600);
1160 1161 1162

	vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
	vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1163
				__raw_readl(S5P_VPLL_CON1), pll_4650);
1164

K
Kukjin Kim 已提交
1165
	clk_fout_apll.ops = &exynos4_fout_apll_ops;
1166 1167 1168 1169
	clk_fout_mpll.rate = mpll;
	clk_fout_epll.rate = epll;
	clk_fout_vpll.rate = vpll;

K
Kukjin Kim 已提交
1170
	printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1171 1172 1173 1174
			apll, mpll, epll, vpll);

	armclk = clk_get_rate(&clk_armclk.clk);
	sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
K
Kukjin Kim 已提交
1175

1176 1177 1178 1179 1180
	aclk_200 = clk_get_rate(&clk_aclk_200.clk);
	aclk_100 = clk_get_rate(&clk_aclk_100.clk);
	aclk_160 = clk_get_rate(&clk_aclk_160.clk);
	aclk_133 = clk_get_rate(&clk_aclk_133.clk);

K
Kukjin Kim 已提交
1181
	printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
1182 1183 1184
			 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
			armclk, sclk_dmc, aclk_200,
			aclk_100, aclk_160, aclk_133);
1185 1186 1187

	clk_f.rate = armclk;
	clk_h.rate = sclk_dmc;
1188
	clk_p.rate = aclk_100;
1189 1190 1191 1192 1193 1194 1195 1196 1197

	for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
		s3c_set_clksrc(&clksrcs[ptr], true);
}

static struct clk *clks[] __initdata = {
	/* Nothing here yet */
};

K
Kukjin Kim 已提交
1198
void __init exynos4_register_clocks(void)
1199 1200 1201
{
	int ptr;

1202
	s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
1203 1204 1205 1206 1207 1208 1209

	for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
		s3c_register_clksrc(sysclks[ptr], 1);

	s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
	s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));

1210 1211
	s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
	s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1212 1213 1214

	s3c_pwmclk_init();
}